JAJSE41G June 2016 – March 2019 TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 3-1 shows a comparison between devices, highlighting the differences.
FEATURES | DEVICE | ||||||||
---|---|---|---|---|---|---|---|---|---|
TDA3MVx | TDA3MAx | TDA3MDx | TDA3LXx | TDA3LAx | |||||
Features | |||||||||
CTRL_WKUP_STD_FUSE_DIE_ID_2 [31:24] Base PN register bitfield value(4)(5) | TDA3MV: 147 (0x93) | TDA3MA:
149 (0x95) |
TDA3MD:
157 (0x9D) |
TDA3LX: 154 (0x9A) | TDA3LA:
151 (0x97) |
||||
TDA3MV-FD: 148 (0x94) | TDA3LX–FD: 150 (0x96) | ||||||||
Processors/ Accelerators | |||||||||
Speed Grades | R, S | D, R, S | D, R, S | D, S | D, R, S | B, D, R, S | B, D, R, S | ||
C66x VLIW DSP | DSP1 | Yes | Yes | Yes | Yes | Yes | |||
DSP2 | Yes | Yes | Yes | No | No | ||||
Display Subsystem | VOUT1 | Yes | No | No | Yes | No | |||
SD_DAC | Yes | No | No | Yes | No | ||||
Embedded Vision Engine (EVE) | EVE1 | Yes | Yes | No | Yes | Yes | |||
Dual Arm Cortex-M4 Image Processing Unit (IPU) | IPU1 | Yes | Yes | Yes | Yes | Yes | |||
Imaging Subsystem Processor (ISS) with MIPI CSI-2 and CPI ports | ISP | Yes | No | No | Yes | No | |||
WDR & Mesh LDC(1) | Yes | No | No | Yes | No | ||||
CAL_A | Yes | Yes | Yes | Yes | Yes | ||||
CAL_B | Yes | Yes | Yes | Yes | Yes | ||||
LVDS-RX | Yes | Yes | Yes | Yes | Yes | ||||
CPI | Yes | Yes | Yes | Yes | Yes | ||||
Video Input Port (VIP) | VIP1 | vin1a | Yes | Yes | Yes | Yes | Yes | ||
vin1b | Yes | Yes | Yes | Yes | Yes | ||||
vin2a | Yes | Yes | Yes | Yes | Yes | ||||
vin2b | Yes | Yes | Yes | Yes | Yes | ||||
Program/Data Storage | |||||||||
On-Chip Shared Memory (RAM) | OCMC_RAM1 | 512kB | 512kB | 512kB | 256kB | 256kB | |||
General-Purpose Memory Controller (GPMC) | GPMC | Yes | Yes | Yes | Yes | Yes | |||
LPDDR2/DDR2/DDR3/DDR3L Memory Controller | EMIF1
(optional with SECDED) |
up to 2GB | up to 2GB | up to 2GB | up to 2GB | up to 2GB | |||
Peripherals | |||||||||
Controller Area Network Interface (CAN) | DCAN1 | Yes | Yes | Yes | Yes | Yes | |||
MCAN | Yes(3) | Yes | Yes | Yes | Yes(3) | Yes | Yes | ||
Enhanced DMA (EDMA) | EDMA | Yes | Yes | Yes | Yes | Yes | |||
Embedded 8 channel ADC | ADC | Yes | Yes | Yes | Yes | Yes | |||
Ethernet Subsystem (Ethernet SS) | GMAC_SW[0] | RGMII Only | RGMII Only | RGMII Only | RGMII Only | RGMII Only | |||
GMAC_SW[1] | RGMII Only | RGMII Only | RGMII Only | RGMII Only | RGMII Only | ||||
General-Purpose IO (GPIO) | GPIO | Up to 126 | Up to 126 | Up to 126 | Up to 126 | Up to 126 | |||
Inter-Integrated Circuit Interface (I2C) | I2C | 2 | 2 | 2 | 2 | 2 | |||
System Mailbox Module | MAILBOX | 2 | 2 | 2 | 2 | 2 | |||
Multichannel Audio Serial Port (McASP) | McASP1 | 16 serializers | 16 serializers | 16 serializers | 16 serializers | 16 serializers | |||
McASP2 | 6 serializers | 6 serializers | 6 serializers | 6 serializers | 6 serializers | ||||
McASP3 | 6 serializers | 6 serializers | 6 serializers | 6 serializers | 6 serializers | ||||
MultiMedia Card/Secure Digital/Secure Digital Input Output Interface (MMC/SD/SDIO) | MMC | 1x SDIO 4b | 1x SDIO 4b | 1x SDIO 4b | 1x SDIO 4b | 1x SDIO 4b | |||
Multichannel Serial Peripheral Interface (McSPI) | McSPI | 4 | 4 | 4 | 4 | 4 | |||
Quad SPI (QSPI) | QSPI | Yes | Yes | Yes | Yes | Yes | |||
Spinlock Module | SPINLOCK | Yes | Yes | Yes | Yes | Yes | |||
Timers, General-Purpose | TIMER | 8 | 8 | 8 | 8 | 8 | |||
Dual Clock Comparators (DCC) | DCC | 7 | 7 | 7 | 7 | 7 | |||
Pulse-Width Modulation Subsystem (PWMSS) | PWMSS1 | Yes | Yes | Yes | Yes | Yes | |||
Universal Asynchronous Receiver/Transmitter (UART) | UART | 3 | 3 | 3 | 3 | 3 | |||
Memory Cyclic Redundancy Check (CRC) | CRC | Yes | Yes | Yes | Yes | Yes | |||
TESOC (LBIST/PBIST) | LBIST/PBIST | Yes | Yes | Yes | Yes | Yes | |||
Error Signaling Module (ESM) | ESM | Yes | Yes | Yes | Yes | Yes | |||
Real Time Interrupt (RTI) | RTI | 5 | 5 | 5 | 5 | 5 |