SPRSPB4A June 2024 – December 2024 TDA4APE-Q1 , TDA4VPE-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NO. | PARAMETER | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|
O1 | LVDS Low-to-High Transition Time max | IOSET1 | 0.18 | 0.5 | ns |
O2 | LVDS high-to-low Transition Time max | IOSET1 | 0.18 | 0.5 | ns |
O3 | Transmitter Output Bit Width min | IOSET1 | 1 | 1 | UI |
O4 | Transmitter Pulse Positions – Normalized | IOSET1 | 0.25 | 0.75 | ns |
O5 | Variation in transmitter pulse position across Bit 7:0 pulse positions | IOSET1 | -0.06 | 0.06 | ns |
O6 | TxOut Channel to Channel Skew | IOSET1 | 110 | ns | |
O7 | Transmitter Jitter Cycle-to-Cycle | IOSET1 | 0.028 | 0.035 | ns |
O8 | Input Total Jitter Tolerance (Includes data to clock skew, pulse position variation.) | IOSET1 | 0.25 | ns |
For more information, see Display Subsystem (DSS) and Peripherals section in Peripherals chapter in the device TRM.