JAJSQ14A february 2023 – august 2023 TDA4AH-Q1 , TDA4AP-Q1 , TDA4VH-Q1 , TDA4VP-Q1
ADVANCE INFORMATION
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
SIGNAL NAME [1] | PIN TYPE [2] | DESCRIPTION [3] | ALY PIN [4] |
---|---|---|---|
AUDIO_EXT_REFCLK0 | IO | External clock routed to ATL or McASP as one of the selectable input clock sources, or as a output clock output for ATL or McASP | AJ34 |
AUDIO_EXT_REFCLK1 | IO | External clock routed to ATL or McASP as one of the selectable input clock sources, or as a output clock output for ATL or McASP | AH37 |
EXTINTn | I | External Interrupt | AN35 |
EXT_REFCLK1 | I | External clock input to Main Domain, routed to Timer clock muxes as one of the selectable input clock sources for Timer/WDT modules, or as reference clock to MAIN_PLL2 (PER1 PLL) | AJ32 |
GPMC0_FCLK_MUX | O | GPMC functional clock output selected through a mux logic | AF36 |
OBSCLK0 | O | Observation clock output for test and debug purposes only | AN37 |
OBSCLK1 | O | Observation clock output for test and debug purposes only | AG37 |
PMIC_POWER_EN1 | O | Power enable output for MAIN Domain supplies | L38 |
PMIC_WAKE0n | O | PMIC WakeUp | AJ34 |
PMIC_WAKE1n | O | PMIC WakeUp | M33 |
PORz | I | SoC PORz Reset Signal | P33 |
RESETSTATz | O | Main Domain Warm Reset status output | AL38 |
RESET_REQz | I | Main Domain external Warm Reset request input | F34 |
SOC_SAFETY_ERRORn | IO | Error signal output from Main Domain ESM | AM34 |
SYNC0_OUT | O | CPTS Time Stamp Generator Bit 0 | AD36 |
SYNC1_OUT | O | CPTS Time Stamp Generator Bit 1 | AJ32 |
SYNC2_OUT | O | CPTS Time Stamp Generator Bit 2 | AD38 |
SYNC3_OUT | O | CPTS Time Stamp Generator Bit 3 | AD37 |
SYSCLKOUT0 | O | SYSCLK0 output from Main PLL controller (divided by 6) for test and debug purposes only | AR38 |