JAJSQ14A february 2023 – august 2023 TDA4AH-Q1 , TDA4AP-Q1 , TDA4VH-Q1 , TDA4VP-Q1
ADVANCE INFORMATION
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
This section describes connectivity requirements for package balls that have specific connectivity requirements and unused package balls.
All power balls must be supplied with the voltages specified in the Recommended Operating Conditions section, unless otherwise specified in Signal Descriptions.
For additional clarification, "leave unconnected" or "no connect" (NC) means no signal traces can be connected to these device ball number.
Table 6-124 shows the connectivity requirements for specific signals by ball name and ball number.
BALL NUMBER |
BALL NAME | CONNECTION REQUIREMENT |
---|---|---|
P38 | OSC1_XI | Each of these balls must be connected to VSS through a separate external pull resistor to ensure these balls are held to a valid logic low-level, if unused. |
T38 | WKUP_OSC0_XI | |
G37 | TRSTN | |
U1 | DDR0_DQS0P | |
AA1 | DDR0_DQS1P | |
AF1 | DDR0_DQS2P | |
AJ1 | DDR0_DQS3P | |
A16 | DDR1_DQS0P | |
A13 | DDR1_DQS1P | |
A8 | DDR1_DQS2P | |
A3 | DDR1_DQS3P | |
T1 | DDR2_DQS0P | |
N1 | DDR2_DQS1P | |
H1 | DDR2_DQS2P | |
E1 | DDR2_DQS3P | |
A18 | DDR3_DQS0P | |
A21 | DDR3_DQS1P | |
A26 | DDR3_DQS2P | |
A29 | DDR3_DQS3P | |
AC8 | DDR0_RET | |
G8 | DDR1_RET | |
L8 | DDR2_RET | |
G27 | DDR3_RET | |
K28 | VMON1_ER_VSYS | |
N27 | VMON2_IR_VCPU | |
J30 | VMON3_IR_VEXT1P8 | |
P28 | VMON4_IR_VEXT1P8 | |
R29 | VMON5_IR_VEXT3P3 | |
P36 | MCU_ADC0_AIN0 | Each of these balls can be connected to VSS through a separate external pull resistor or can be connected directly to VSS to ensure these balls are held to a valid logic low-level, if unused. |
V36 | MCU_ADC0_AIN1 | |
T34 | MCU_ADC0_AIN2 | |
T36 | MCU_ADC0_AIN3 | |
P34 | MCU_ADC0_AIN4 | |
R37 | MCU_ADC0_AIN5 | |
R33 | MCU_ADC0_AIN6 | |
V38 | MCU_ADC0_AIN7 | |
Y38 | MCU_ADC1_AIN0 | |
Y34 | MCU_ADC1_AIN1 | |
V34 | MCU_ADC1_AIN2 | |
W37 | MCU_ADC1_AIN3 | |
AA37 | MCU_ADC1_AIN4 | |
W33 | MCU_ADC1_AIN5 | |
U33 | MCU_ADC1_AIN6 | |
Y36 | MCU_ADC1_AIN7 | |
AN11 | SERDES0_REXT | Each of these balls must be connected to VSS through appropriate external pull resistor to ensure these balls are held to a valid logic low level, if unused. Refer to Signal Descriptions footnote for appropriate value of pull-resistor for each signal. |
AL9 | SERDES1_REXT | |
AL20 | SERDES2_REXT | |
AM19 | SERDES4_REXT | |
AM28 | CSI0_RXRCALIB | |
AL28 | CSI1_RXRCALIB | |
AM31 | CSI2_RXRCALIB | |
AE8 | DDR0_CAL0 | |
G14 | DDR1_CAL0 | |
U7 | DDR2_CAL0 | |
F18 | DDR3_CAL0 | |
AM24 | DSI0_TXRCALIB | |
AL22 | DSI1_TXRCALIB | |
AN18 | USB0_RCALIB | |
G36 | MCU_RESETZ | Each of these balls must be connected to the corresponding power supply through a separate external pull resistor to ensure these balls are held to a valid logic high level, if unused. |
K32 | MCU_PORZ | |
P33 | PORZ | |
F34 | RESET_REQZ | |
G35 | TCK | |
AL36 | TMS | |
G34 | MCU_I2C0_SDA | |
M35 | MCU_I2C0_SCL | |
N33 | WKUP_I2C0_SCL | |
N35 | WKUP_I2C0_SDA | |
AN36 | I2C0_SCL | |
AP37 | I2C0_SDA | |
AN35 | EXTINTN | |
AL37 | TDI | |
AL35 | TDO | |
F35 | EMU0 | |
H34 | EMU1 | |
V1 | DDR0_DQS0N | |
Y1 | DDR0_DQS1N | |
AE1 | DDR0_DQS2N | |
AH1 | DDR0_DQS3N | |
A17 | DDR1_DQS0N | |
A14 | DDR1_DQS1N | |
A9 | DDR1_DQS2N | |
A4 | DDR1_DQS3N | |
R1 | DDR2_DQS0N | |
M1 | DDR2_DQS1N | |
G1 | DDR2_DQS2N | |
D1 | DDR2_DQS3N | |
A19 | DDR3_DQS0N | |
A22 | DDR3_DQS1N | |
A27 | DDR3_DQS2N | |
A30 | DDR3_DQS3N | |
R35 | MCU_ADC0_REFP | If the MCU_ADCn interface is not used, these signals should be connected to the same power supply as the VDDA_ADCn supply input. |
AA35 | MCU_ADC1_REFP | |
U35 | MCU_ADC0_REFN | If the MCU_ADCn interface is not used, these signals should be connected to VSS. |
W35 | MCU_ADC1_REFN | |
L29 | VPP_MCU | Each of these balls must be left unconnected, if unused. |
AA31 | VPP_CORE | |
AJ7 | MMC0_CALPAD | |
DDR0_* | DDRSS0, DDRSS1, DDRSS2 and DDRSS3 must always be used in incremental order. For instance, when using a single LPDDR component, it must be connected to the DDR0_* interface. When using two LPDDR components, they must be connected to DDR0_* and DDR1_* interfaces, and so forth. | |
DDR1_* | ||
DDR2_* | ||
DDR3_* |
Table 6-125 shows the specific connection requirements for the RESERVED ball numbers on the device.
For additional clarification, "left unconnected" or "no connect" (NC) means no signal traces can be connected to these device ball numbers.
BALL NUMBERS | CONNECTION REQUIREMENTS |
---|---|
AF7 / AK2 / AK29 / AK31 / AL11 / AL23 / AL24 / AL25 / AL27 / AL30 / AM10 / AM12 / AM14 / AM16 / AM17 / AM21 / AM22 / AM26 / AM29 / AM33 / AM9 / AN13 / AN20 / AN21 / G17 / G22 / G30 / H12 / H14 / H32 / H33 / J31 / J33 / K30 / L30 / N7 / T7 / Y7 | RESERVED. These balls must be left unconnected. |