SLLSEQ9A October 2015 – February 2016 TL16C752CI-Q1
PRODUCTION DATA.
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
VCC | Supply voltage | –0.5 | 6 | V | |
VI | Input voltage | –0.5 | VCC + 0.5 | V | |
VO | Output voltage | –0.5 | VCC + 0.5 | V | |
TA | Operating free-air temperature | –40 | 105 | °C | |
Tstg | Storage temperature | –65 | 150 | °C |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002(1) | ±2000 | V |
Charged-device model (CDM), per AEC Q100-011 | ±1000 |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
VCC = 1.8 V ±10% | ||||||
VCC | Supply voltage | 1.62 | 1.8 | 1.98 | V | |
VI | Input voltage | –0.3 | 0.9 × VCC | V | ||
VIH | High-level input voltage | 1.4 | V | |||
VIL | Low-level input voltage | 0.4 | V | |||
VO | Output voltage | 0 | VCC | V | ||
IOH | High-level output current | All outputs | –0.5 | mA | ||
IOL | Low-level output current | All outputs | 1 | mA | ||
Oscillator/clock speed | 16 | MHz | ||||
VCC = 2.5 V ±10% | ||||||
VCC | Supply voltage | 2.25 | 2.5 | 2.75 | V | |
VI | Input voltage | –0.3 | 0.9 × VCC | V | ||
VIH | High-level input voltage | 1.8 | V | |||
VIL | Low-level input voltage | 0.6 | V | |||
VO | Output voltage | 0 | VCC | V | ||
IOH | High-level output current | All outputs | –1 | mA | ||
IOL | Low-level output current | All outputs | 2 | mA | ||
Oscillator/clock speed | 24 | MHz | ||||
VCC = 3.3 V ±10% | ||||||
VCC | Supply voltage | 3 | 3.3 | 3.6 | V | |
VI | Input voltage | –0.3 | VCC | V | ||
VIH | High-level input voltage | 0.7 × VCC | V | |||
VIL | Low-level input voltage | 0.8 | V | |||
VO | Output voltage | 0 | VCC | V | ||
IOH | High-level output current | All outputs | –1.8 | mA | ||
IOL | Low-level output current | All outputs | 3.2 | mA | ||
Oscillator or clock speed | 32 | MHz | ||||
VCC = 5 V ±10% | ||||||
VCC | Supply voltage | 4.5 | 5 | 5.5 | V | |
VI | Input voltage | –0.3 | VCC | V | ||
VIH | High-level input voltage | Except XTAL1 | 2 | V | ||
XTAL1 | 0.7 × VCC | |||||
VIL | Low-level input voltage | Except XTAL1 | 0.8 | V | ||
XTAL1 | 0.3 × VCC | |||||
VO | Output voltage | 0 | VCC | V | ||
IOH | High-level output current | All outputs | –4 | mA | ||
IOL | Low-level output current | All outputs | 4 | mA | ||
Oscillator or clock speed | 48 | MHz |
THERMAL METRIC(1) | TL16C752CI-Q1 | UNIT | |
---|---|---|---|
PFB (TQFP) | |||
48 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 61 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 17.3 | °C/W |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | N/A | °C/W |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
VCC = 1.8 V | |||||||
VOH | High-level output voltage | IOH = –0.5 mA | 1.3 | V | |||
VOL | Low-level output voltage | IOL = 1 mA | 0.5 | V | |||
II | Input current | VCC = 1.98 V, VI = 0 to 1.98 V, |
VSS = 0, All other terminals floating |
10 | μA | ||
IOZ | High-impedance state output current |
VCC = 1.98 V, VO = 0 to 1.98 V, |
VSS = 0, | ±20 | μA | ||
Chip selected in write mode or chip deselect | |||||||
ICC | Supply current | VCC = 1.98 V, | TA = 70°C, | 4.5 | mA | ||
DSR, CTS, and RI at 2 V, | |||||||
All other inputs at 0.4 V, No load on outputs, |
XTAL1 at 16 MHz, Baud rate = 1 Mbps |
||||||
CI(CLK) | Clock input capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
5 | 7 | pF | |
CO(CLK) | Clock output capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
5 | 7 | pF | |
CI | Input capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
6 | 10 | pF | |
CO | Output capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
10 | 15 | pF | |
VCC = 2.5 V | |||||||
VOH | High-level output voltage | IOH = –1 mA | 1.8 | V | |||
VOL | Low-level output voltage | IOL = 2 mA | 0.5 | V | |||
II | Input current | VCC = 2.75 V, VI = 0 to 2.75 V, |
VSS = 0, All other terminals floating |
10 | μA | ||
IOZ | High-impedance state output current | VCC = 2.75 V, VO = 0 to 2.75 V, |
VSS = 0, | ±20 | μA | ||
Chip selected in write mode or chip deselect | |||||||
ICC | Supply current | VCC = 2.75 V, | TA = 70°C, | 9 | mA | ||
DCD, CTS, and RI at 2 V, | |||||||
All other inputs at 0.6 V, No load on outputs, |
XTAL1 at 24 MHz, Baud rate = 1.5 Mbps |
||||||
CI(CLK) | Clock input capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
5 | 7 | pF | |
CO(CLK) | Clock output capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
5 | 7 | pF | |
CI | Input capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
6 | 10 | pF | |
CO | Output capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
10 | 15 | pF | |
VCC = 3.3 V | |||||||
VOH | High-level output voltage | IOH = –1.8 mA | 2.4 | V | |||
VOL | Low-level output voltage | IOL = 3.2 mA | 0.5 | V | |||
II | Input current | VCC = 3.6 V, VI = 0 to 3.6 V, |
VSS = 0, All other terminals floating |
10 | μA | ||
IOZ | High-impedance state output current |
VCC = 3.6 V, VO = 0 to 3.6 V, |
VSS = 0, | ±20 | μA | ||
Chip selected in write mode or chip deselect | |||||||
ICC | Supply current | VCC = 3.6 V, | TA = 70°C, | 16 | mA | ||
DSR, CTS, and RI at 2 V, | |||||||
All other inputs at 0.8 V, No load on outputs, |
XTAL1 at 32 MHz, Baud rate = 2 Mbps |
||||||
CI(CLK) | Clock input capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
5 | 7 | pF | |
CO(CLK) | Clock output capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
5 | 7 | pF | |
CI | Input capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
6 | 10 | pF | |
CO | Output capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
10 | 15 | pF | |
VCC = 5 V | |||||||
VOH | High-level output voltage | IOH = –4 mA | 4 | V | |||
VOL | Low-level output voltage | IOL = 4 mA | 0.5 | V | |||
II | Input current | VCC = 5.5 V, VI = 0 to 5.5 V, |
VSS = 0, All other terminals floating |
10 | μA | ||
IOZ | High-impedance state output current |
VCC = 5.5 V, VO = 0 to 5.5 V, |
VSS = 0, | ±20 | μA | ||
Chip selected in write mode or chip deselect | |||||||
ICC | Supply current | VCC = 5.5 V, | TA = 70°C, | 40 | mA | ||
DSR, CTS, and RI at 2 V, | |||||||
All other inputs at 0.8 V, No load on outputs, |
XTAL1 at 48 MHz, Baud rate = 3 Mbps |
||||||
CI(CLK) | Clock input capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
5 | 7 | pF | |
CO(CLK) | Clock output capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
5 | 7 | pF | |
CI | Input capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
6 | 10 | pF | |
CO | Output capacitance | VCC = 0, f = 1 MHz, All other terminals grounded |
VSS = 0, TA = 25°C, |
10 | 15 | pF |
LIMITS | UNIT | ||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|
1.8 V | 2.5 V | 3.3 V | 5 V | ||||||||
MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | ||||
tRESET | Reset pulse width | 200 | 200 | 200 | 200 | ns | |||||
CP | CP clock period | 63 | 42 | 32 | 20 | ns | |||||
t3w | Oscillator or clock speed | 16 | 24 | 32 | 48 | MHz | |||||
t6s | Address setup time | 20 | 15 | 10 | 5 | ns | |||||
t6h | Address hold time | See Figure 1 and Figure 2 | 15 | 10 | 7 | 5 | ns | ||||
t7w | IOR strobe width | See Figure 1 and Figure 2 | 85 | 70 | 50 | 40 | ns | ||||
t9d | Read cycle delay | See Figure 2 | 85 | 70 | 60 | 50 | ns | ||||
t12d | Delay from IOR to data | See Figure 2 | 65 | 50 | 35 | 25 | ns | ||||
t12h | Data disable time | 35 | 25 | 20 | 15 | ns | |||||
t13w | IOW strobe width | See Figure 1 | 85 | 70 | 50 | 40 | ns | ||||
t15d | Write cycle delay | See Figure 1 | 85 | 70 | 60 | 50 | ns | ||||
t16s | Data setup time | See Figure 1 | 40 | 30 | 20 | 15 | ns | ||||
t16h | Data hold time | See Figure 1 | 35 | 25 | 15 | 10 | ns | ||||
t17d | Delay from IOW to output | 50-pF load, see Figure 3 | 60 | 40 | 30 | 20 | ns | ||||
t18d | Delay to set interrupt from MODEM input | 50-pF load, see Figure 3 | 70 | 55 | 45 | 35 | ns | ||||
t19d | Delay to reset interrupt from IOR | 50-pF load | 80 | 55 | 40 | 30 | ns | ||||
t20d | Delay from stop to set interrupt | See Figure 4 | 1 | 1 | 1 | 1 | baudrate | ||||
t21d | Delay from IOR to reset interrupt | 50-pF load, see Figure 4 | 55 | 45 | 35 | 25 | ns | ||||
t22d | Delay from stop to interrupt | See Figure 7 | 1 | 1 | 1 | 1 | baudrate | ||||
t23d | Delay from initial IOW reset to transmit start | See Figure 7 | 8 | 24 | 8 | 24 | 8 | 24 | 8 | 24 | baudrate |
t24d | Delay from IOW to reset interrupt | See Figure 7 | 75 | 45 | 35 | 25 | ns | ||||
t25d | Delay from stop to set RXRDY | See Figure 5 and Figure 6 | 1 | 1 | 1 | 1 | baudrate | ||||
t26d | Delay from IOR to reset RXRDY | See Figure 5 and Figure 6 | 1 | 1 | 1 | 1 | μs | ||||
t27d | Delay from IOW to set TXRDY | See Figure 8 and Figure 9 | 70 | 60 | 50 | 40 | ns | ||||
t28d | Delay from start to reset TXRDY | See Figure 8 and Figure 9 | 16 | 16 | 16 | 16 | baudrate |