JAJSHC3A May 2019 – November 2019 TL431LI-Q1 , TL432LI-Q1
PRODUCTION DATA.
For TL43xLI-Q1 to properly be used as a comparator, the logic output must be readable by the receiving logic device. This is accomplished by knowing the input high and low level threshold voltage levels, typically denoted by VIH and VIL.
As seen in Figure 21, the output low level voltage of the TL43xLI in open-loop/comparator mode is approximately 2 V, which is typically sufficient for 5 V supplied logic. However, this does not work for 3.3 V and 1.8 V supplied logic. To accommodate this, a resistive divider can be tied to the output to attenuate the output voltage to a voltage legible to the receiving low voltage logic device.
The output high voltage of the TL43xLI is equal to VSUP due to TL43xLI-Q1 being open-collector. If VSUP is much higher than the maximum input voltage tolerance of the maximum logic, the output must be attenuated to accommodate the reliability of the outgoing logic.
When using a resistive divider on the output, make sure the sum of the resistive divider (R1 and R2 in Figure 20) is much greater than RSUP to not interfere with the ability of the TL43xLI to pull close to VSUP when turning off.