JAJSHO0J
August 1983 – November 2023
TLC555
PRODUCTION DATA
1
1
特長
2
アプリケーション
3
概要
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics: VDD = 2 V for TLC555C, VDD = 3 V for TLC555I
5.6
Electrical Characteristics: VDD = 5 V
5.7
Electrical Characteristics: VDD = 15 V
5.8
Timing Characteristics
5.9
Typical Characteristics
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Monostable Operation
6.3.2
Astable Operation
6.3.3
Frequency Divider
6.4
Device Functional Modes
7
Application and Implementation
7.1
Application Information
7.2
Typical Applications
7.2.1
Missing-Pulse Detector
7.2.1.1
Design Requirements
7.2.1.2
Detailed Design Procedure
7.2.1.3
Application Curve
7.2.2
Pulse-Width Modulation
7.2.2.1
Design Requirements
7.2.2.2
Detailed Design Procedure
7.2.2.3
Application Curve
7.2.3
Pulse-Position Modulation
7.2.3.1
Design Requirements
7.2.3.2
Detailed Design Procedure
7.2.3.3
Application Curves
7.2.4
Sequential Timer
7.2.4.1
Design Requirements
7.2.4.2
Detailed Design Procedure
7.2.4.3
Application Curve
7.2.5
Designing for Improved ESD Performance
7.3
Power Supply Recommendations
7.4
Layout
7.4.1
Layout Guidelines
7.4.2
Layout Example
8
Device and Documentation Support
8.1
ドキュメントの更新通知を受け取る方法
8.2
サポート・リソース
8.3
Trademarks
8.4
静電気放電に関する注意事項
8.5
用語集
9
Revision History
10
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
D|8
MSOI002K
PW|14
MPDS360A
PS|8
MSOP001A
P|8
MPDI001B
サーマルパッド・メカニカル・データ
PS|8
QFND376
発注情報
jajsho0j_oa
jajsho0j_pm
7.2.2.3
Application Curve
Figure 7-4
Pulse-Width-Modulation vs Control Voltage
Clock Duty Cycle 98%, V
DD
= 5 V