JAJSHP5A July 2019 – October 2019 TLV320ADC5140
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
This register is the dynamic range enhancer (DRE) configuration register 0.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DRE_LVL[3:0] | DRE_MAXGAIN[3:0] | ||||||
R/W-7h | R/W-Bh |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7-4 | DRE_LVL[3:0] | R/W | 7h | DRE trigger signal level threshold.
0d = Input signal level threshold is –12 dB 1d = Input signal level threshold is –18 dB 2d = Input signal level threshold is –24 dB 3d to 6d = Input signal level threshold is as per configuration 7d = Input signal level threshold is –54 dB 8d = Input signal level threshold is –60 dB 9d = Input signal level threshold is –66 dB 10d to 15d = Reserved |
3-0 | DRE_MAXGAIN[3:0] | R/W | Bh | DRE maximum gain allowed.
0d = Maximum gain allowed is 2 dB 1d = Maximum gain allowed is 4 dB 2d = Maximum gain allowed is 6 dB 3d to 10d = Maximum gain allowed is as per configuration 11d = Maximum gain allowed is 24 dB 12d = Maximum gain allowed is 26 dB 13d to 15d = Reserved |