JAJSHP6A July 2019 – October 2019 TLV320ADC6140
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
POWER | ||||||
AVDD, AREG(1) | Analog supply voltage AVDD to AVSS (AREG is generated using onchip regulator) - AVDD 3.3-V operation | 3.0 | 3.3 | 3.6 | V | |
Analog supply voltage AVDD and AREG to AVSS (AREG internal regulator is shutdown) - AVDD 1.8-V operation | 1.7 | 1.8 | 1.9 | |||
IOVDD | IO supply voltage to VSS (thermal pad) - IOVDD 3.3-V operation | 3.0 | 3.3 | 3.6 | V | |
IO supply voltage to VSS (thermal pad) - IOVDD 1.8-V operation | 1.65 | 1.8 | 1.95 | |||
INPUTS | ||||||
Analog input pins voltage to AVSS | 0 | AVDD | V | |||
Digital input except INxP_GPIx pins voltage to VSS (thermal pad) | 0 | IOVDD | V | |||
Digital input INxP_GPIx pins voltage to VSS (thermal pad) | 0 | AVDD | V | |||
TEMPERATURE | ||||||
TA | Operating ambient temperature | –40 | 125 | °C | ||
OTHERS | ||||||
GPIOx or GPIx (used as MCLK input) clock frequency | 36.864 | MHz | ||||
Cb | SCL and SDA bus capacitance for I2C interface supports standard-mode and fast-mode | 400 | pF | |||
SCL and SDA bus capacitance for I2C interface supports fast-mode plus | 550 | |||||
CL | Digital output load capacitance | 20 | 50 | pF |