JAJSHP6A July 2019 – October 2019 TLV320ADC6140
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
f(PDMCLK) | PDMCLK clock frequency | 0.768 | 6.144 | MHz | ||
tH(PDMCLK) | PDMCLK high pulse duration | 72 | ns | |||
tL(PDMCLK) | PDMCLK low pulse duration | 72 | ns | |||
tr(PDMCLK) | PDMCLK rise time | 10% - 90% rise time | 18 | ns | ||
tf(PDMCLK) | PDMCLK fall time | 90% - 10% fall time | 18 | ns |