JAJSMF1G April 2006 – July 2021 TLV320AIC3106
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
In I2S mode, the MSB of the left channel is valid on the second rising edge of the bit clock after the falling edge of the word clock. Similarly the MSB of the right channel is valid on the second rising edge of the bit clock after the rising edge of the word clock.