JAJSL05B November 2021 – March 2022 TLV9361 , TLV9362 , TLV9364
PRODUCTION DATA
The values of RISO that yield phase margins of 45°, or other typical design targets such as 60°, for various capacitive loads can be determined using the described methodology. Figure 8-3 shows the results that can be achieved with no RISO compensation vs an RISO of 50 Ω.