JAJSGR1E October 2014 – September 2021 TMP102-Q1
PRODUCTION DATA
FAST MODE | HIGH-SPEED MODE | UNIT | |||||
---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | ||||
ƒ(SCL) | SCL operating frequency | V+ | 0.001 | 0.4 | 0.001 | 2.85 | MHz |
t(BUF) | Bus-free time between STOP and START condition | See Section 7.3.12. | 600 | 160 | ns | ||
t(HDSTA) | Hold time after repeated START condition. After this period, the first clock is generated. | 600 | 160 | ns | |||
t(SUSTA) | repeated start condition setup time | 600 | 160 | ns | |||
t(SUSTO) | STOP Condition Setup Time | 600 | 160 | ns | |||
t(HDDAT) | Data hold time | 100 | 900 | 25 | 105 | ns | |
t(SUDAT) | Data setup time | 100 | 25 | ns | |||
t(LOW) | SCL-clock low period | V+ , see Section 7.3.12 | 1300 | 210 | ns | ||
t(HIGH) | SCL-clock high period | See Section 7.3.12 | 600 | 60 | ns | ||
tFD | Data fall time | See Section 7.3.12 | 300 | 80 | ns | ||
tRD | Data rise time | See Section 7.3.12 | 300 | ns | |||
SCLK ≤ 100 kHz, see Section 7.3.12 | 1000 | ns | |||||
tFC | Clock fall time | See Section 7.3.12 | 300 | 40 | ns | ||
tRC | Clock rise time | See Section 7.3.12 | 300 | 40 | ns |