JAJSFZ4E March 2009 – August 2018 TMS320C28341 , TMS320C28342 , TMS320C28343 , TMS320C28344 , TMS320C28345 , TMS320C28346
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|
td(XCOH-XZCSL) | Delay time, XCLKOUT high to zone chip-select active low | 0 | 2 | ns |
td(XCOHL-XZCSH) | Delay time, XCLKOUT high or low to zone chip-select inactive high | –0.2 | 0.9 | ns |
td(XCOH-XA) | Delay time, XCLKOUT high to address valid | 1.5 | ns | |
td(XCOHL-XWEL) | Delay time, XCLKOUT high/low to XWE0, XWE1 low | –0.3 | 0.7 | ns |
td(XCOHL-XWEH) | Delay time, XCLKOUT high/low to XWE0, XWE1 high | –0.5 | 0.5 | ns |
td(XCOH-XRNWL) | Delay time, XCLKOUT high to XR/W low | –0.2 | 1.5 | ns |
td(XCOHL-XRNWH) | Delay time, XCLKOUT high/low to XR/W high | 0.3 | 0.6 | ns |
ten(XD)XWEL | Enable time, data bus driven from XWE0, XWE1 low | –7.5 | ns | |
td(XWEL-XD) | Delay time, data valid after XWE0, XWE1 active low | 0 | 4 | ns |
th(XA)XZCSH | Hold time, address valid after zone chip-select inactive high | (1) | ns | |
th(XD)XWE | Hold time, write data valid after XWE0, XWE1 inactive high | TW – 7.5(2) | ns | |
tdis(XD)XRNW | Maximum time for processor to release the data bus after XR/W inactive high | 0 | ns |
XTIMING register parameters used for this example (based on 300-MHz system clock):