JAJSFZ4E March 2009 – August 2018 TMS320C28341 , TMS320C28342 , TMS320C28343 , TMS320C28344 , TMS320C28345 , TMS320C28346
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The device segregates peripherals into four sections. The mapping of peripherals is as follows:
PF0: | PIE: | PIE Interrupt Enable and Control Registers Plus PIE Vector Table | |
XINTF: | External Interface Registers | ||
DMA | DMA Registers | ||
Timers: | CPU-Timers 0, 1, 2 Registers | ||
PF1: | eCAN: | eCAN Mailbox and Control Registers | |
GPIO: | GPIO MUX Configuration and Control Registers | ||
ePWM: | Enhanced Pulse Width Modulator Module and Registers | ||
eCAP: | Enhanced Capture Module and Registers | ||
eQEP: | Enhanced Quadrature Encoder Pulse Module and Registers | ||
PF2: | SYS: | System Control Registers | |
SCI: | Serial Communications Interface (SCI) Control and RX/TX Registers | ||
SPI: | Serial Port Interface (SPI) Control and RX/TX Registers | ||
ADC: | External ADC Interface | ||
I2C: | Inter-Integrated Circuit Module and Registers | ||
XINT | External Interrupt Registers | ||
PF3: | McBSP | Multichannel Buffered Serial Port Registers |