JAJSFZ4E March 2009 – August 2018 TMS320C28341 , TMS320C28342 , TMS320C28343 , TMS320C28344 , TMS320C28345 , TMS320C28346
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
If the XREADY signal is ignored (USEREADY = 0), then:
Lead: | LR ≥ 2 × tc(XTIM) | |||
LW ≥ 3 × tc(XTIM) | ||||
Active: | AR ≥ 6 × tc(XTIM) | |||
AW ≥ 1 × tc(XTIM) | ||||
Trail: | TW ≥ 3 × tc(XTIM) |
These requirements result in the following XTIMING register configuration restrictions:
XRDLEAD | XRDACTIVE | XRDTRAIL | XWRLEAD | XWRACTIVE | XWRTRAIL | X2TIMING |
---|---|---|---|---|---|---|
≥ 2 | ≥ 6 | ≥ 0 | ≥ 3(2) | ≥ 1 | ≥ 3(2) | 0(1) |
Examples of valid and invalid timing when not sampling XREADY:
XRDLEAD | XRDACTIVE | XRDTRAIL | XWRLEAD | XWRACTIVE | XWRTRAIL | X2TIMING | |
---|---|---|---|---|---|---|---|
Invalid(1) | 0 | 0 | 0 | 0 | 0 | 0 | 0, 1 |
Valid(2) | 2 | 6 | 0 | 3 | 1 | 3 | 0(3) |