SPRS841E March 2012 – October 2019 TMS320C6652 , TMS320C6654
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The PLL default settings are determined by the BOOTMODE[12:10] bits. Table 6-90 shows settings for various input clock frequencies.
BOOTMODE [12:10] | INPUT CLOCK FREQ (MHz) | 850 MHz DEVICE | ||
---|---|---|---|---|
PLLD | PLLM | DSP ƒ | ||
0b000 | 50.00 | 0 | 33 | 850 |
0b001 | 66.67 | 1 | 50 | 850.04 |
0b010 | 80.00 | 3 | 84 | 850 |
0b011 | 100.00 | 0 | 16 | 850 |
0b100 | 156.25 | 49 | 543 | 850 |
0b101 | 250.00 | 4 | 33 | 850 |
0b110 | 312.50 | 49 | 271 | 850 |
0b111 | 122.88 | 5 | 82 | 849.92 |
OUTPUT_DIVIDE is the value of the field of SECCTL[22:19]. This will set the PLL to the maximum clock setting for the device (with OUTPUT_DIVIDE=2, by default).
The Main PLL is controlled using a PLL controller and a chip-level MMR. The DDR3 PLL is controlled by chip level MMRs. For details on how to set up the PLL see Section 6.5. For details on the operation of the PLL controller module, see the Phase-Locked Loop (PLL) for KeyStone Devices User's Guide.