SPRS841E March 2012 – October 2019 TMS320C6652 , TMS320C6654
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NO. | PARAMETER | MIN | MAX | UNIT | ||
---|---|---|---|---|---|---|
12 | tc(OUTCLK) | Cycle time, CHn_CLK | SDR mode | 13.33 | ns | |
DDR mode | 26.66 | |||||
13 | tw(OUTCLKH) | Pulse width, CHn_CLK high | SDR mode | 5 | ns | |
DDR mode | 10 | |||||
14 | tw(OUTCLKL) | Pulse width, CHn_CLK low | SDR mode | 5 | ns | |
DDR mode | 10 | |||||
15 | td(OUTCLKH-STV) | Delay time, CHn_START valid after CHn_CLK high | 1 | 11 | ns | |
16 | td(OUTCLKH-ENV) | Delay time, CHn_ENABLE valid after CHn_CLK high | 1 | 11 | ns | |
17 | td(OUTCLKH-DV) | Delay time, CHn_DATA/XDATA valid after CHn_CLK high | 1 | 11 | ns | |
18 | td(OUTCLKL-DV) | Delay time, CHn_DATA/XDATA valid after CHn_CLK low | 1 | 11 | ns |