SPRS841E March 2012 – October 2019 TMS320C6652 , TMS320C6654
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Nonmaskable interrupts (NMI) can be generated by chip-level registers and the LRESET can be generated by software writing into LPSC registers. LRESET and NMI can also be asserted by device pins or watchdog timers. One NMI pin and one LRESET pin are shared by all CorePacs on the device. The CORESEL[3:0] pins can be configured to select between the CorePacs available as shown in Table 6-32.
CORESEL[1:0]
PIN INPUT |
LRESET
PIN INPUT |
NMI
PIN INPUT |
LRESETNMIEN
PIN INPUT |
RESET MUX BLOCK OUTPUT |
---|---|---|---|---|
XX | X | X | 1 | No local reset or NMI assertion. |
00 | 0 | X | 0 | Assert local reset to CorePac 0 |
01 | 0 | X | 0 | Reserved |
1x | 0 | X | 0 | Assert local reset to all CorePacs |
00 | 1 | 1 | 0 | Deassert local reset and NMI to CorePac 0 |
01 | 1 | 1 | 0 | Reserved |
1x | 1 | 1 | 0 | Deassert local reset and NMI to all CorePacs |
00 | 1 | 0 | 0 | Assert NMI to CorePac 0 |
01 | 1 | 0 | 0 | Reserved |
1x | 1 | 0 | 0 | Assert NMI to all CorePacs |