SPRS814D March 2012 – October 2019 TMS320C6655 , TMS320C6657
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 9-1 and Table 9-2 list the master and slave end point connections.
Intersecting cells may contain one of the following:
MASTERS | SLAVES | |||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CorePac0_SDMA | CorePac1_SDMA (C6657 Only) | PCIe0_Slave | Boot_ROM | SPI | EMIF16 | Mcbsp0_FIFO_Data | Mcbsp1_FIFO_Data | QM_Slave | HyperLink_Slave | MSMC_SES | MSMC_SMS | STM | VCP2(0-1) | TCP3d | TETB_D | TETB0 | TETB1 (C6657 Only) | VCP2_Cfg | TCP3d | EDMA3CC | EDMA3TC(0-3) | Semaphore | QM__CFG | |
HyperLink_Master | Y | Y | Y | Y | Y | Y | 1, 4 | 1, 4 | 1 | - | Y | Y | - | Y | Y | - | - | - | 1 | 1 | 1 | 1 | 1 | 1 |
EDMA3CC_TC0_RD | Y | Y | Y | Y | Y | Y | - | - | - | Y | Y | Y | - | Y | Y | 1 | - | - | 1 | 1 | 1 | 1 | 1 | 1 |
EDMA3CC_TC0_WR | Y | Y | Y | - | Y | Y | - | - | - | Y | Y | Y | 1 | Y | Y | - | - | - | 1 | 1 | 1 | 1 | 1 | 1 |
EDMA3CC_TC1_RD | Y | Y | Y | Y | Y | Y | 2, 4 | 2, 4 | - | Y | Y | Y | - | - | Y | - | 2 | 2 | - | - | 2 | 2 | - | - |
EDMA3CC_TC1_WR | Y | Y | Y | - | Y | Y | 2, 4 | 2, 4 | - | Y | Y | Y | - | - | Y | - | - | - | - | - | 2 | 2 | - | - |
EDMA3CC_TC2_RD | Y | Y | Y | Y | Y | Y | 1, 4 | 1, 4 | - | Y | Y | Y | - | Y | Y | 1 | - | - | 1 | 1 | 1 | 1 | 1 | 1 |
EDMA3CC_TC2_WR | Y | Y | Y | - | Y | Y | 1, 4 | 1, 4 | - | Y | Y | Y | - | Y | Y | - | - | - | 1 | 1 | 1 | 1 | 1 | 1 |
EDMA3CC_TC3_RD | Y | Y | Y | Y | Y | Y | - | - | 2 | Y | Y | Y | - | - | - | - | - | - | - | - | 2 | 2 | - | - |
EDMA3CC_TC3_WR | Y | Y | Y | - | Y | Y | - | - | 2 | Y | Y | Y | 2 | - | - | - | - | - | - | - | 2 | 2 | - | - |
SRIO packet DMA | Y | Y | - | - | - | - | - | - | 1 | Y | Y | Y | - | - | - | - | - | - | - | - | - | - | - | - |
SRIO_Master | Y | Y | - | - | Y | Y | 1, 4 | 1, 4 | 1 | Y | Y | Y | 1 | Y | Y | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
PCIe_Master | Y | Y | - | - | Y | Y | 1, 4 | 1, 4 | 1 | Y | Y | Y | 1 | Y | Y | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
EMAC | 3 | 3 | - | - | - | - | - | - | - | 3 | 3 | 3 | - | - | - | - | - | - | - | - | - | - | - | - |
MSMC_Data_Master | Y | Y | Y | Y | Y | Y | 1, 4 | 1, 4 | 1 | Y | - | - | 1 | Y | Y | - | - | - | - | - | - | - | - | - |
QM Packet DMA | Y | Y | - | - | - | - | - | - | 1 | Y | Y | Y | - | - | - | - | - | - | - | - | - | - | - | - |
QM Second | Y | Y | - | Y | Y | Y | - | - | 1 | Y | Y | Y | - | - | - | - | - | - | - | - | - | - | - | - |
DAP_Master | Y | Y | Y | Y | Y | Y | 1, 4 | 1, 4 | 1 | Y | Y | Y | 1 | Y | Y | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
CorePac0_CFG | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | Y | - | - |
CorePac1_CFG
(C6657 Only) |
- | - | - | - | - | - | - | - | - | - | - | - | - | - | - | Y | Y | Y | Y | Y | Y | Y | Y | Y |
Tracer_Master | - | - | - | - | - | - | - | - | - | - | - | - | 1 | - | - | Y | Y | Y | Y | Y | Y | Y | Y | Y |
uPP | 3 | 3 | - | - | - | - | - | - | - | 3 | 3 | 3 | - | - | - | - | - | - | - | - | - | - |
MASTERS | SLAVES | ||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Tracer | SRIO_CFG (C6655/57 Only) | Timer | GPIO | I2C | SEC_CTL | SEC_KEY_MGR | Efuse | Boot_CFG | PSC | PLL | CIC | MPU0-3 | MPU4 | Debug_SS_CFG | SmartReflex | UART_CFG (0-1) | McBSP_CFG(0-1) | McBSP_FIFO_CFG(0-1) | EMAC_CFG | UPP_CFG | |
HyperLink_Master | 1 | 1 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 |
EDMA3CC_TC0_RD | 1 | 1 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 | 1, 4 | - | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 |
EDMA3CC_TC0_WR | 1 | 1 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 | 1, 4 | - | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 |
EDMA3CC_TC1_RD | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
EDMA3CC_TC1_WR | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
EDMA3CC_TC2_RD | 1 | 1 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 | 1, 4 | - | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 |
EDMA3CC_TC2_WR | 1 | 1 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 | 1, 4 | - | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 |
EDMA3CC_TC3_RD | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
EDMA3CC_TC3_WR | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
SRIO packet DMA | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
SRIO_Master | 1 | 1 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 |
PCIe_Master | 1 | 1 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 |
EMAC | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
MSMC_Data_Master | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | |
QM Packet DMA | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
QM Second | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
DAP_Master | 1 | 1 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 |
EDMA3CC | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
CorePac0_CFG | Y | Y | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | Y | 4 | 4 | 4 | 4 | 4 | 4 | 4 | Y |
CorePac1_CFG
(C6657 Only) |
Y | Y | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | Y | 4 | 4 | 4 | 4 | 4 | 4 | 4 | Y |
Tracer_Master | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
uPP | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |