SPRS814D March 2012 – October 2019 TMS320C6655 , TMS320C6657
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
BYTE ADDRESS | ACRONYM | REGISTER DESCRIPTION |
---|---|---|
0x0258 0000 | UPPID | uPP Peripheral Identification Register |
0x0258 0004 | UPPCR | uPP Peripheral Control Register |
0x0258 0008 | UPDLB | uPP Digital Loopback Register |
0x0258 0010 | UPCTL | uPP Channel Control Register |
0x0258 0014 | UPICR | uPP Interface Configuration Register |
0x0258 0018 | UPIVR | uPP Interface Idle Value Register |
0x0258 001C | UPTCR | uPP Threshold Configuration Register |
0x0258 0020 | UPISR | uPP Interrupt Raw Status Register |
0x0258 0024 | UPIER | uPP Interrupt Enabled Status Register |
0x0258 0028 | UPIES | uPP Interrupt Enable Set Register |
0x0258 002C | UPIEC | uPP Interrupt Enable Clear Register |
0x0258 0030 | UPEOI | uPP End-of-Interrupt Register |
0x0258 0040 | UPID0 | uPP DMA Channel I Descriptor 0 Register |
0x0258 0044 | UPID1 | uPP DMA Channel I Descriptor 1 Register |
0x0258 0048 | UPID2 | uPP DMA Channel I Descriptor 2 Register |
0x0258 0050 | UPIS0 | uPP DMA Channel I Status 0 Register |
0x0258 0054 | UPIS1 | uPP DMA Channel I Status 1 Register |
0x0258 0058 | UPIS2 | uPP DMA Channel I Status 2 Register |
0x0258 0060 | UPQD0 | uPP DMA Channel Q Descriptor 0 Register |
0x0258 0064 | UPQD1 | uPP DMA Channel Q Descriptor 1 Register |
0x0258 0068 | UPQD2 | uPP DMA Channel Q Descriptor 2 Register |
0x0258 0070 | UPQS0 | uPP DMA Channel Q Status 0 Register |
0x0258 0074 | UPQS1 | uPP DMA Channel Q Status 1 Register |
0x0258 0078 | UPQS2 | uPP DMA Channel Q Status 2 Register |