SPRS814D March 2012 – October 2019 TMS320C6655 , TMS320C6657
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
This register is used to select the module clocks that must maintain their clocking without pausing through non power-on reset. Setting any of these bits blocks reset to all PLLCTL registers in order to maintain current values of PLL multiplier, divide ratios, and other settings. Along with setting module specific bit in RSISO, the corresponding MDCTLx[12] bit also must be set in PSC to reset-isolate a particular module. For more information on MDCTLx Register, see the Power Sleep Controller (PSC) for KeyStone Devices User's Guide. The Reset Isolation Register (RSISO) is shown in Figure 6-12 and described in Table 6-18.
31 | 10 | 9 | 8 | 7 | 0 |
Reserved | SRIOISO | SRISO | Reserved |
R-0 | R/W-0 | R/W-0 | R-0 |
Legend: R = Read only; R/W = Read/Write; -n = value after reset |
BIT | FIELD | DESCRIPTION |
---|---|---|
31-10 | Reserved | Reserved. |
9 | SRIOISO | Isolate SRIO module
|
8 | SRISO | Isolate SmartReflex
|
7-0 | Reserved | Reserved. |
NOTE
The boot ROM code will enable the reset isolation for both SRIO and SmartReflex modules during boot with the Reset Isolation Register. It is up to the user application to disable.