JAJSDV7F June 2009 – January 2017 TMS320C6742
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Supply voltage ranges | Core Logic, Variable and Fixed
(CVDD, RVDD, RTC_CVDD, PLL0_VDDA , PLL1_VDDA) (2) |
-0.5 V to 1.4 V |
I/O, 1.8V
(DDR_DVDD18) (2) |
-0.5 V to 2 V | |
I/O, 3.3V
(DVDD3318_A, DVDD3318_B, DVDD3318_C) (2) |
-0.5 V to 3.8V | |
Input voltage (VI) ranges | Oscillator inputs (OSCIN, RTC_XI), 1.2V | -0.3 V to CVDD + 0.3V |
Dual-voltage LVCMOS inputs, 3.3V or 1.8V (Steady State) | -0.3V to DVDD + 0.3V | |
Dual-voltage LVCMOS inputs, 3.3V or 1.8V
(Transient Overshoot/Undershoot) |
DVDD + 20%
up to 20% of Signal Period |
|
Output voltage (VO) ranges | Dual-voltage LVCMOS outputs, 3.3V or 1.8V
(Steady State) |
-0.3 V to DVDD + 0.3V |
Dual-voltage LVCMOS outputs, operated at 3.3V
(Transient Overshoot/Undershoot) |
DVDD + 20%
up to 20% of Signal Period |
|
Dual-voltage LVCMOS outputs, operated at 1.8V
(Transient Overshoot/Undershoot) |
DVDD + 30%
up to 30% of Signal Period |
|
Clamp Current | Input or Output Voltages 0.3V above or below their respective power rails. Limit clamp current that flows through the I/O's internal diode protection cells. | ±20mA |
Operating Junction Temperature ranges, TJ | Commercial (default) | 0°C to 90°C |
Extended (A version) | -40°C to 105°C |