JAJSDV7F June 2009 – January 2017 TMS320C6742
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The device includes two PSC modules.
Each PSC module controls clock states for several of the on chip modules, controllers and interconnect components. Table 6-9 and Table 6-10 lists the set of peripherals/modules that are controlled by the PSC, the power domain they are associated with, the LPSC assignment and the default (power-on reset) module states. The module states and terminology are defined in Section 6.8.1.2.
LPSC
Number |
Module Name | Power Domain | Default Module State | Auto Sleep/Wake Only |
---|---|---|---|---|
0 | EDMA3 Channel Controller 0 | AlwaysON (PD0) | SwRstDisable | — |
1 | EDMA3 Transfer Controller 0 | AlwaysON (PD0) | SwRstDisable | — |
2 | EDMA3 Transfer Controller 1 | AlwaysON (PD0) | SwRstDisable | — |
3 | EMIFA (Br7) | AlwaysON (PD0) | SwRstDisable | — |
4 | — | — | — | — |
5 | — | — | — | — |
6 | — | — | — | — |
7 | — | — | — | — |
8 | — | — | — | — |
9 | UART 0 | AlwaysON (PD0) | SwRstDisable | — |
10 | SCR0 (Br 0, Br 1, Br 2, Br 8) | AlwaysON (PD0) | Enable | Yes |
11 | SCR1 (Br 4) | AlwaysON (PD0) | Enable | Yes |
12 | SCR2 (Br 3, Br 5, Br 6) | AlwaysON (PD0) | Enable | Yes |
13 | — | — | — | — |
14 | — | — | — | — |
15 | DSP | PD_DSP (PD1) | Enable | — |
LPSC
Number |
Module Name | Power Domain | Default Module State | Auto Sleep/Wake Only |
---|---|---|---|---|
0 | EDMA3 Channel Controller 1 | AlwaysON (PD0) | SwRstDisable | — |
1 | — | — | — | — |
2 | — | — | — | — |
3 | GPIO | AlwaysON (PD0) | SwRstDisable | — |
4 | UHPI | AlwaysON (PD0) | SwRstDisable | — |
5 | — | — | — | — |
6 | DDR2 (and SCR_F3) | AlwaysON (PD0) | SwRstDisable | — |
7 | McASP0 ( + McASP0 FIFO) | AlwaysON (PD0) | SwRstDisable | — |
8 | — | — | — | — |
9 | — | — | — | — |
10 | SPI 1 | AlwaysON (PD0) | SwRstDisable | — |
11 | — | — | — | — |
12 | — | — | — | — |
13 | — | — | — | — |
14 | — | — | — | — |
15 | McBSP1 ( + McBSP1 FIFO) | AlwaysON (PD0) | SwRstDisable | — |
16 | — | — | — | — |
17 | eHRPWM0/1 | AlwaysON (PD0) | SwRstDisable | — |
18 | — | — | — | — |
19 | — | — | — | — |
20 | ECAP0/1/2 | AlwaysON (PD0) | SwRstDisable | — |
21 | EDMA3 Transfer Controller 2 | AlwaysON (PD0) | SwRstDisable | — |
22 | — | — | — | — |
23 | — | — | — | — |
24 | SCR_F0 (and bridge F0) | AlwaysON (PD0) | Enable | Yes |
25 | SCR_F1 (and bridge F1) | AlwaysON (PD0) | Enable | Yes |
26 | SCR_F2 (and bridge F2) | AlwaysON (PD0) | Enable | Yes |
27 | SCR_F6 (and bridge F3) | AlwaysON (PD0) | Enable | Yes |
28 | SCR_F7 (and bridge F4) | AlwaysON (PD0) | Enable | Yes |
29 | SCR_F8 (and bridge F5) | AlwaysON (PD0) | Enable | Yes |
30 | Bridge F7 (DDR Controller path) | AlwaysON (PD0) | Enable | Yes |
31 | — | — | — | — |