JAJSDV7F June 2009 – January 2017 TMS320C6742
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Each EDMA3 channel controller supports up to 32 channels which service peripherals and memory. Table 6-12 lists the source of the EDMA3 synchronization events associated with each of the programmable EDMA channels.
EDMA3 Channel Controller 0 | ||||
---|---|---|---|---|
Event | Event Name / Source | Event | Event Name / Source | |
0 | McASP0 Receive | 16 | Reserved | |
1 | McASP0 Transmit | 17 | Reserved | |
2 | Reserved | 18 | SPI1 Receive | |
3 | Reserved | 19 | SPI1 Transmit | |
4 | McBSP1 Receive | 20 | Reserved | |
5 | McBSP1 Transmit | 21 | Reserved | |
6 | GPIO Bank 0 Interrupt | 22 | GPIO Bank 2 Interrupt | |
7 | GPIO Bank 1 Interrupt | 23 | GPIO Bank 3 Interrupt | |
8 | UART0 Receive | 24 | I2C0 Receive | |
9 | UART0 Transmit | 25 | I2C0 Transmit | |
10 | Timer64P0 Event Out 12 | 26 | Reserved | |
11 | Timer64P0 Event Out 34 | 27 | Reserved | |
12 | Reserved | 28 | GPIO Bank 4 Interrupt | |
13 | Reserved | 29 | GPIO Bank 5 Interrupt | |
14-15 | Reserved | 30-31 | Reserved | |
EDMA3 Channel Controller 1 | ||||
Event | Event Name / Source | Event | Event Name / Source | |
0 | Reserved | 16 | GPIO Bank 6 Interrupt | |
1 | Reserved | 17 | GPIO Bank 7 Interrupt | |
2 | Reserved | 18 | GPIO Bank 8 Interrupt | |
3-15 | Reserved | 19-31 | Reserved |