SPRS565D April 2009 – June 2014 TMS320C6743
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
SIGNAL NAME | PIN NO | TYPE(1) | PULL(2) | MUXED | DESCRIPTION | |
---|---|---|---|---|---|---|
PTP | ZKB | |||||
EMA_D[7]/MMCSD_DAT[7]/GP0[7]/BOOT[13] | 54 | M15 | I/O | IPU | MMC/SD, GPIO, BOOT | EMIFA data bus |
EMA_D[6]/MMCSD_DAT[6]/GP0[6] | 52 | N13 | I/O | IPU | MMC/SD, GPIO | |
EMA_D[5]/MMCSD_DAT[5]/GP0[5] | 51 | N15 | I/O | IPU | ||
EMA_D[4]/MMCSD_DAT[4]/GP0[4] | 49 | P13 | I/O | IPU | ||
EMA_D[3]/MMCSD_DAT[3]/GP0[3] | 48 | P15 | I/O | IPU | ||
EMA_D[2]/MMCSD_DAT[2]/GP0[2] | 46 | R13 | I/O | IPU | ||
EMA_D[1]/MMCSD_DAT[1]/GP0[1] | 45 | R15 | I/O | IPU | ||
EMA_D[0]/MMCSD_DAT[0]/GP0[0]/BOOT[12] | 44 | T13 | I/O | IPU | MMC/SD, GPIO, BOOT | |
EMA_A[12]/GP1[12] | 42 | N11 | O | IPU | GPIO | EMIFA address bus |
EMA_A[11]/GP1[11] | 41 | P11 | O | IPU | ||
EMA_A[10]/GP1[10] | 27 | N8 | O | IPU | ||
EMA_A[9]/GP1[9] | 40 | R11 | O | IPU | ||
EMA_A[8]/GP1[8] | 39 | T11 | O | IPU | ||
EMA_A[7]/GP1[7] | 37 | N10 | O | IPD | ||
EMA_A[6]/GP1[6] | 36 | P10 | O | IPD | ||
EMA_A[5]/GP1[5] | 35 | R10 | O | IPD | ||
EMA_A[4]/GP1[4] | 34 | T10 | O | IPD | ||
EMA_A[3]/GP1[3] | 32 | N9 | O | IPD | ||
EMA_A[2]/MMCSD_CMD/GP1[2] | 31 | P9 | O | IPU | MMCSD, GPIO | EMIFA address bus |
EMA_A[1]/MMCSD_CLK/GP1[1] | 30 | R9 | O | IPU | ||
EMA_A[0]/GP1[0] | 29 | T9 | O | IPD | GPIO | |
EMA_BA[1]/GP1[13] | 26 | P8 | O | IPU | EMIFA bank address | |
EMA_BA[0]/GP1[14] | 25 | R8 | O | IPU | ||
EMA_CS[3]/GP2[6] | 21 | T7 | O | IPU | GPIO | EMIFA Async Chip Select |
EMA_CS[2]/GP2[5]/BOOT[15] | 23 | P7 | O | IPU | GPIO, BOOT | |
EMA_WE/AXR0[12]/GP2[3]/BOOT[14] | 55 | M13 | O | IPU | MCASP0, GPIO, BOOT | EMIFA write enable |
EMA_OE/AXR0[13]/GP2[7] | 22 | R7 | O | IPU | McASP0, GPIO | EMIFA output enable |
EMA_WAIT[0]/GP2[10] | 19 | N6 | I | IPU | GPIO | EMIFA wait input/interrupt |