SPRS565D April 2009 – June 2014 TMS320C6743
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NO. | MIN | MAX | UNIT | |||
---|---|---|---|---|---|---|
1 | tc(SCL) | Cycle time, I2Cx_SCL | Standard Mode | 10 | μs | |
Fast Mode | 2.5 | |||||
2 | tsu(SCLH-SDAL) | Setup time, I2Cx_SCL high before I2Cx_SDA low | Standard Mode | 4.7 | μs | |
Fast Mode | 0.6 | |||||
3 | th(SCLL-SDAL) | Hold time, I2Cx_SCL low after I2Cx_SDA low | Standard Mode | 4 | μs | |
Fast Mode | 0.6 | |||||
4 | tw(SCLL) | Pulse duration, I2Cx_SCL low | Standard Mode | 4.7 | μs | |
Fast Mode | 1.3 | |||||
5 | tw(SCLH) | Pulse duration, I2Cx_SCL high | Standard Mode | 4 | μs | |
Fast Mode | 0.6 | |||||
6 | tsu(SDA-SCLH) | Setup time, I2Cx_SDA before I2Cx_SCL high | Standard Mode | 250 | ns | |
Fast Mode | 100 | |||||
7 | th(SDA-SCLL) | Hold time, I2Cx_SDA after I2Cx_SCL low | Standard Mode | 0 | μs | |
Fast Mode | 0 | 0.9 | ||||
8 | tw(SDAH) | Pulse duration, I2Cx_SDA high | Standard Mode | 4.7 | μs | |
Fast Mode | 1.3 | |||||
9 | tr(SDA) | Rise time, I2Cx_SDA | Standard Mode | 1000 | ns | |
Fast Mode | 20 + 0.1Cb | 300 | ||||
10 | tr(SCL) | Rise time, I2Cx_SCL | Standard Mode | 1000 | ns | |
Fast Mode | 20 + 0.1Cb | 300 | ||||
11 | tf(SDA) | Fall time, I2Cx_SDA | Standard Mode | 300 | ns | |
Fast Mode | 20 + 0.1Cb | 300 | ||||
12 | tf(SCL) | Fall time, I2Cx_SCL | Standard Mode | 300 | ns | |
Fast Mode | 20 + 0.1Cb | 300 | ||||
13 | tsu(SCLH-SDAH) | Setup time, I2Cx_SCL high before I2Cx_SDA high | Standard Mode | 4 | μs | |
Fast Mode | 0.6 | |||||
14 | tw(SP) | Pulse duration, spike (must be suppressed) | Standard Mode | N/A | ns | |
Fast Mode | 0 | 50 | ||||
15 | Cb | Capacitive load for each bus line | Standard Mode | 400 | pF | |
Fast Mode | 400 |