SPRS565D April 2009 – June 2014 TMS320C6743
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
1 | tc(AHCLKRX) | Cycle time, AHCLKR1 external, AHCLKR1 input | 25 | ns | |
Cycle time, AHCLKX1 external, AHCLKX1 input | 25 | ||||
2 | tw(AHCLKRX) | Pulse duration, AHCLKR1 external, AHCLKR1 input | 12.5 | ns | |
Pulse duration, AHCLKX1 external, AHCLKX1 input | 12.5 | ||||
3 | tc(ACLKRX) | Cycle time, ACLKR1 external, ACLKR1 input | greater of 2P or 25 | ns | |
Cycle time, ACLKX1 external, ACLKX1 input | greater of 2P or 25 | ||||
4 | tw(ACLKRX) | Pulse duration, ACLKR1 external, ACLKR1 input | 12.5 | ns | |
Pulse duration, ACLKX1 external, ACLKX1 input | 12.5 | ||||
5 | tsu(AFSRX-ACLKRX) | Setup time, AFSR1 input to ACLKR1 internal(2) | 10.4 | ns | |
Setup time, AFSX1 input to ACLKX1 internal | 10.4 | ||||
Setup time, AFSR1 input to ACLKR1 external input(2) | 2.6 | ||||
Setup time, AFSX1 input to ACLKX1 external input | 2.6 | ||||
Setup time, AFSR1 input to ACLKR1 external output(2) | 2.6 | ||||
Setup time, AFSX1 input to ACLKX1 external output | 2.6 | ||||
6 | th(ACLKRX-AFSRX) | Hold time, AFSR1 input after ACLKR1 internal(2) | -1.9 | ns | |
Hold time, AFSX1 input after ACLKX1 internal | -1.9 | ||||
Hold time, AFSR1 input after ACLKR1 external input(2) | 0.7 | ||||
Hold time, AFSX1 input after ACLKX1 external input | 0.7 | ||||
Hold time, AFSR1 input after ACLKR1 external output(2) | 0.7 | ||||
Hold time, AFSX1 input after ACLKX1 external output | 0.7 | ||||
7 | tsu(AXR-ACLKRX) | Setup time, AXR1[n] input to ACLKR1 internal(2) | 10.4 | ns | |
Setup time, AXR1[n] input to ACLKX1 internal(3) | 10.4 | ||||
Setup time, AXR1[n] input to ACLKR1 external input(2) | 2.6 | ||||
Setup time, AXR1[n] input to ACLKX1 external input(3) | 2.6 | ||||
Setup time, AXR1[n] input to ACLKR1 external output(2) | 2.6 | ||||
Setup time, AXR1[n] input to ACLKX1 external output(3) | 2.6 | ||||
8 | th(ACLKRX-AXR) | Hold time, AXR1[n] input after ACLKR1 internal(2) | -1.8 | ns | |
Hold time, AXR1[n] input after ACLKX1 internal(3) | -1.8 | ||||
Hold time, AXR1[n] input after ACLKR1 external input(2) | 0.5 | ||||
Hold time, AXR1[n] input after ACLKX1 external input(3) | 0.5 | ||||
Hold time, AXR1[n] input after ACLKR1 external output(2) | 0.5 | ||||
Hold time, AXR1[n] input after ACLKX1 external output(3) | 0.5 |