SPRS377F September 2008 – June 2014 TMS320C6745 , TMS320C6747
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The device includes two PSC modules.
Each PSC module controls clock states for several of the on chip modules, controllers and interconnect components. Table 6-102 and Table 6-103 lists the set of peripherals/modules that are controlled by the PSC, the power domain they are associated with, the LPSC assignment and the default (power-on reset) module states. The module states and terminology are defined in Section 6.28.1.2.
LPSC
Number |
Module Name | Power Domain | Default Module State | Auto Sleep/Wake Only |
---|---|---|---|---|
0 | EDMA3 Channel Controller | AlwaysON (PD0) | SwRstDisable | — |
1 | EDMA3 Transfer Controller 0 | AlwaysON (PD0) | SwRstDisable | — |
2 | EDMA3 Transfer Controller 1 | AlwaysON (PD0) | SwRstDisable | — |
3 | EMIFA (BR7) | AlwaysON (PD0) | SwRstDisable | — |
4 | SPI 0 | AlwaysON (PD0) | SwRstDisable | — |
5 | MMC/SD 0 | AlwaysON (PD0) | SwRstDisable | — |
6-8 | Not Used | — | — | — |
9 | UART 0 | AlwaysON (PD0) | SwRstDisable | — |
10 | SCR0 (Br 0, Br 1, Br 2, Br 8) | AlwaysON (PD0) | Enable | Yes |
11 | SCR1 (Br 4) | AlwaysON (PD0) | Enable | Yes |
12 | SCR2 (Br 3, Br 5, Br 6) | AlwaysON (PD0) | Enable | Yes |
13 | PRUSS | AlwaysON (PD0) | SwRstDisable | — |
14 | Not Used | — | — | — |
15 | DSP | PD_DSP (PD1) | Enable | — |
LPSC
Number |
Module Name | Power Domain | Default Module State | Auto Sleep/Wake Only |
---|---|---|---|---|
0 | Not Used | — | — | — |
1 | USB0 (USB2.0) | AlwaysON (PD0) | SwRstDisable | — |
2 | USB1 (USB1.1) | AlwaysON (PD0) | SwRstDisable | — |
3 | GPIO | AlwaysON (PD0) | SwRstDisable | — |
4 | UHPI | AlwaysON (PD0) | SwRstDisable | — |
5 | EMAC | AlwaysON (PD0) | SwRstDisable | — |
6 | EMIFB (Br 20) | AlwaysON (PD0) | SwRstDisable | — |
7 | McASP0 ( + McASP0 FIFO) | AlwaysON (PD0) | SwRstDisable | — |
8 | McASP1 ( + McASP1 FIFO) | AlwaysON (PD0) | SwRstDisable | — |
9 | McASP2( + McASP2 FIFO) | AlwaysON (PD0) | SwRstDisable | — |
10 | SPI 1 | AlwaysON (PD0) | SwRstDisable | — |
11 | I2C 1 | AlwaysON (PD0) | SwRstDisable | — |
12 | UART 1 | AlwaysON (PD0) | SwRstDisable | — |
13 | UART 2 | AlwaysON (PD0) | SwRstDisable | — |
14-15 | Not Used | — | — | — |
16 | LCDC | AlwaysON (PD0) | SwRstDisable | — |
17 | eHRPWM0/1/2 | AlwaysON (PD0) | SwRstDisable | — |
18-19 | Not Used | — | — | — |
20 | ECAP0/1/2 | AlwaysON (PD0) | SwRstDisable | — |
21 | EQEP0/1 | AlwaysON (PD0) | SwRstDisable | — |
22-23 | Not Used | — | — | — |
24 | SCR8 (Br 15) | AlwaysON (PD0) | Enable | Yes |
25 | SCR7 (Br 12) | AlwaysON (PD0) | Enable | Yes |
26 | SCR12 (Br 18) | AlwaysON (PD0) | Enable | Yes |
27-30 | Not Used | — | — | — |
31 | Shared RAM (Br 13) | PD_SHRAM | Enable | Yes |