SPRS377F September 2008 – June 2014 TMS320C6745 , TMS320C6747
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NO. | PARAMETER | CVDD = 1.3 V(1) | CVDD = 1.2V(2) | UNIT | ||||||
---|---|---|---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | |||||||
1 | tc(CLK) | Cycle time, EMIF clock EMB_CLK | 6.579 | 7.5 | ns | |||||
2 | tw(CLK) | Pulse width, EMIF clock EMB_CLK high or low | 2.63 | 3 | ns | |||||
3 | td(CLKH-CSV) | Delay time, EMB_CLK rising to EMB_CS[0] valid | 4.25 | 5.1 | ns | |||||
4 | toh(CLKH-CSIV) | Output hold time, EMB_CLK rising to EMB_CS[0] invalid | 1.1 | 1.1 | ns | |||||
5 | td(CLKH-DQMV) | Delay time, EMB_CLK rising to EMB_WE_DQM[3:0] valid | 4.25 | 5.1 | ns | |||||
6 | toh(CLKH-DQMIV) | Output hold time, EMB_CLK rising to EMB_WE_DQM[3:0] invalid | 1.1 | 1.1 | ns | |||||
7 | td(CLKH-AV) | Delay time, EMB_CLK rising to EMB_A[12:0] and EMB_BA[1:0] valid | 4.25 | 5.1 | ns | |||||
8 | toh(CLKH-AIV) | Output hold time, EMB_CLK rising to EMB_A[12:0] and EMB_BA[1:0] invalid | 1.1 | 1.1 | ns | |||||
9 | td(CLKH-DV) | Delay time, EMB_CLK rising to EMB_D[31:0] valid | 4.25 | 5.1 | ns | |||||
10 | toh(CLKH-DIV) | Output hold time, EMB_CLK rising to EMB_D[31:0] invalid | 1.1 | 1.1 | ns | |||||
11 | td(CLKH-RASV) | Delay time, EMB_CLK rising to EMB_RAS valid | 4.25 | 5.1 | ns | |||||
12 | toh(CLKH-RASIV) | Output hold time, EMB_CLK rising to EMB_RAS invalid | 1.1 | 1.1 | ns | |||||
13 | td(CLKH-CASV) | Delay time, EMB_CLK rising to EMB_CAS valid | 4.25 | 5.1 | ns | |||||
14 | toh(CLKH-CASIV) | Output hold time, EMB_CLK rising to EMB_CAS invalid | 1.1 | 1.1 | ns | |||||
15 | td(CLKH-WEV) | Delay time, EMB_CLK rising to EMB_WE valid | 4.25 | 5.1 | ns | |||||
16 | toh(CLKH-WEIV) | Output hold time, EMB_CLK rising to EMB_WE invalid | 1.1 | 1.1 | ns | |||||
17 | tdis(CLKH-DHZ) | Delay time, EMB_CLK rising to EMB_D[31:0] tri-stated | 4.25 | 5.1 | ns | |||||
18 | t(CLKH-DLZ) | Output hold time, EMB_CLK rising to EMB_D[31:0] driving | 1.1 | 1.1 | ns |