JAJSDV5G June 2009 – January 2017 TMS320C6748
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
A high-quality, low-jitter differential clock source is required for the SATA PHY. The SATA interface requires a LVDS differential clock source to be provided at signals SATA_REFCLKP and SATA_REFCLKN. The clock source should be placed physically as close to the processor as possible.
Table 6-47 shows the requirements for the clock source.
PARAMETER | MIN | TYP | MAX | UNIT |
---|---|---|---|---|
Clock Frequency (1) | 75 | 375 | MHz | |
Jitter | 50 | ps pk-pk | ||
Duty Cycle | 40 | 60 | % | |
Rise/Fall Time | 700 | ps |