JAJSDV5G June 2009 – January 2017 TMS320C6748
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
SIGNAL | TYPE(1) | PULL(2) | POWER
GROUP(3) |
DESCRIPTION | ||
---|---|---|---|---|---|---|
NAME | NO. | |||||
McASP0 | ||||||
AXR15 / EPWM0TZ[0] / ECAP2_APWM2 / GP0[7] | A4 | I/O | CP[1] | A | McASP0 serial data | |
AXR14 / CLKR1 / GP0[6] | B4 | I/O | CP[2] | A | ||
AXR13 / CLKX1 / GP0[5] | B3 | I/O | CP[2] | A | ||
AXR12 / FSR1 / GP0[4] | C4 | I/O | CP[2] | A | ||
AXR11 / FSX1 / GP0[3] | C5 | I/O | CP[2] | A | ||
AXR10 / DR1 / GP0[2] | D4 | I/O | CP[2] | A | ||
AXR9 / DX1 / GP0[1] | C3 | I/O | CP[2] | A | ||
AXR8 / CLKS1 / ECAP1_APWM1 / GP0[0] / PRU0_R31[8] | E4 | I/O | CP[3] | A | ||
AXR7 / EPWM1TZ[0] / PRU0_R30[17] / GP1[15] / PRU0_R31[7] | D2 | I/O | CP[4] | A | ||
AXR6 / CLKR0 / GP1[14] / MII_TXEN / PRU0_R31[6] | C1 | I/O | CP[5] | A | ||
AXR5 / CLKX0 / GP1[13] / MII_TXCLK | D3 | I/O | CP[5] | A | ||
AXR4 / FSR0 / GP1[12] / MII_COL | D1 | I/O | CP[5] | A | ||
AXR3 / FSX0 / GP1[11] / MII_TXD[3] | E3 | I/O | CP[5] | A | ||
AXR2 / DR0 / GP1[10] / MII_TXD[2] | E2 | I/O | CP[5] | A | ||
AXR1 / DX0 / GP1[9] / MII_TXD[1] | E1 | I/O | CP[5] | A | ||
AXR0 / ECAP0_APWM0 / GP8[7]/ MII_TXD[0] / CLKS0 | F3 | I/O | CP[6] | A | ||
AHCLKX / USB_REFCLKIN / UART1_CTS / GP0[10] / PRU0_R31[17] | A3 | I/O | CP[0] | A | McASP0 transmit master clock | |
ACLKX / PRU0_R30[19] / GP0[14] / PRU0_R31[21] | B1 | I/O | CP[0] | A | McASP0 transmit bit clock | |
AFSX / GP0[12] / PRU0_R31[19] | B2 | I/O | CP[0] | A | McASP0 transmit frame sync | |
AHCLKR / PRU0_R30[18] / UART1_RTS / GP0[11] / PRU0_R31[18] | A2 | I/O | CP[0] | A | McASP0 receive master clock | |
ACLKR / PRU0_R30[20] / GP0[15] / PRU0_R31[22] | A1 | I/O | CP[0] | A | McASP0 receive bit clock | |
AFSR / GP0[13] / PRU0_R31[20] | C2 | I/O | CP[0] | A | McASP0 receive frame sync | |
AMUTE / PRU0_R30[16] / UART2_RTS / GP0[9] / PRU0_R31[16] | D5 | I/O | CP[0] | A | McASP0 mute output |