JAJSGS4P November 2008 – February 2021 TMS320F28020 , TMS320F280200 , TMS320F28021 , TMS320F28022 , TMS320F28023 , TMS320F28023-Q1 , TMS320F28026 , TMS320F28026-Q1 , TMS320F28026F , TMS320F28027 , TMS320F28027-Q1 , TMS320F28027F , TMS320F28027F-Q1
PRODUCTION DATA
The device contains an enhanced capture (eCAP) module. Figure 9-38 shows a functional block diagram of a module.
The eCAP module is clocked at the SYSCLKOUT rate.
The clock enable bits (ECAP1 ENCLK) in the PCLKCR1 register turn off the eCAP module individually (for low-power operation). Upon reset, ECAP1ENCLK is set to low, indicating that the peripheral clock is off.
NAME | eCAP1 | SIZE (x16) | EALLOW PROTECTED | DESCRIPTION |
---|---|---|---|---|
TSCTR | 0x6A00 | 2 | Time-Stamp Counter | |
CTRPHS | 0x6A02 | 2 | Counter Phase Offset Value Register | |
CAP1 | 0x6A04 | 2 | Capture 1 Register | |
CAP2 | 0x6A06 | 2 | Capture 2 Register | |
CAP3 | 0x6A08 | 2 | Capture 3 Register | |
CAP4 | 0x6A0A | 2 | Capture 4 Register | |
Reserved | 0x6A0C to 0x6A12 | 8 | Reserved | |
ECCTL1 | 0x6A14 | 1 | Capture Control Register 1 | |
ECCTL2 | 0x6A15 | 1 | Capture Control Register 2 | |
ECEINT | 0x6A16 | 1 | Capture Interrupt Enable Register | |
ECFLG | 0x6A17 | 1 | Capture Interrupt Flag Register | |
ECCLR | 0x6A18 | 1 | Capture Interrupt Clear Register | |
ECFRC | 0x6A19 | 1 | Capture Interrupt Force Register | |
Reserved | 0x6A1A to 0x6A1F | 6 | Reserved |
For more information on the eCAP, see the Enhanced Capture (eCAP) Module chapter in the TMS320F2802x,TMS320F2802xx Technical Reference Manual.