SPRS357D August 2006 – June 2020 TMS320F28044
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
This section describes the F28044 device oscillator, PLL and clocking mechanisms, the watchdog function and the low-power modes. Figure 6-16 shows the various clock and reset domains in the F28044 device that will be discussed.
The PLL, clocking, watchdog and low-power modes, are controlled by the registers listed in Table 6-23.
NAME | ADDRESS | SIZE (x16) | DESCRIPTION |
---|---|---|---|
XCLK | 0x7010 | 1 | XCLKOUT Pin Control, X1 and XCLKIN Status Register |
PLLSTS | 0x7011 | 1 | PLL Status Register |
Reserved | 0x7012 –
0x7018 |
7 | Reserved |
PCLKCR2 | 0x7019 | 1 | Peripheral Clock Control Register 2 |
HISPCP | 0x701A | 1 | High-Speed Peripheral Clock Prescaler Register (for HSPCLK) |
LOSPCP | 0x701B | 1 | Low-Speed Peripheral Clock Prescaler Register (for LSPCLK) |
PCLKCR0 | 0x701C | 1 | Peripheral Clock Control Register 0 |
PCLKCR1 | 0x701D | 1 | Peripheral Clock Control Register 1 |
LPMCR0 | 0x701E | 1 | Low Power Mode Control Register 0 |
Reserved | 0x701F –
0x7020 |
1 | Reserved |
PLLCR | 0x7021 | 1 | PLL Control Register |
SCSR | 0x7022 | 1 | System Control and Status Register |
WDCNTR | 0x7023 | 1 | Watchdog Counter Register |
Reserved | 0x7024 | 1 | Reserved |
WDKEY | 0x7025 | 1 | Watchdog Reset Key Register |
Reserved | 0x7026 –
0x7028 |
3 | Reserved |
WDCR | 0x7029 | 1 | Watchdog Control Register |
Reserved | 0x702A –
0x702F |
6 | Reserved |