JAJSGF4F November 2012 – September 2021 TMS320F28050 , TMS320F28051 , TMS320F28052 , TMS320F28052F , TMS320F28052M , TMS320F28053 , TMS320F28054 , TMS320F28054F , TMS320F28054M , TMS320F28055
PRODUCTION DATA
The SPI port operation is configured and controlled by the registers listed in Table 8-38.
NAME | ADDRESS | SIZE (×16) | EALLOW PROTECTED | DESCRIPTION(1) |
---|---|---|---|---|
SPICCR | 0x7040 | 1 | No | SPI-A Configuration Control register |
SPICTL | 0x7041 | 1 | No | SPI-A Operation Control register |
SPISTS | 0x7042 | 1 | No | SPI-A Status register |
SPIBRR | 0x7044 | 1 | No | SPI-A Baud Rate register |
SPIRXEMU | 0x7046 | 1 | No | SPI-A Receive Emulation Buffer register |
SPIRXBUF | 0x7047 | 1 | No | SPI-A Serial Input Buffer register |
SPITXBUF | 0x7048 | 1 | No | SPI-A Serial Output Buffer register |
SPIDAT | 0x7049 | 1 | No | SPI-A Serial Data register |
SPIFFTX | 0x704A | 1 | No | SPI-A FIFO Transmit register |
SPIFFRX | 0x704B | 1 | No | SPI-A FIFO Receive register |
SPIFFCT | 0x704C | 1 | No | SPI-A FIFO Control register |
SPIPRI | 0x704F | 1 | No | SPI-A Priority Control register |