JAJSFH1J November 2010 – September 2021 TMS320F28062 , TMS320F28062F , TMS320F28063 , TMS320F28064 , TMS320F28065 , TMS320F28066 , TMS320F28067 , TMS320F28068F , TMS320F28068M , TMS320F28069 , TMS320F28069F , TMS320F28069M
PRODUCTION DATA
The device segregates peripherals into four sections. The mapping of peripherals is as follows:
PF0: | PIE: | PIE Interrupt Enable and Control Registers Plus PIE Vector Table | |
Flash: | Flash Waitstate Registers | ||
Timers: | CPU-Timers 0, 1, 2 Registers | ||
CSM: | Code Security Module KEY Registers | ||
ADC: | ADC Result Registers | ||
CLA: | Control Law Accelrator Registers and Message RAMs | ||
PF1: | GPIO: | GPIO MUX Configuration and Control Registers | |
eCAN: | Enhanced Control Area Network Configuration and Control Registers | ||
PF2: | SYS: | System Control Registers | |
SCI: | Serial Communications Interface (SCI) Control and RX/TX Registers | ||
SPI: | Serial Port Interface (SPI) Control and RX/TX Registers | ||
ADC: | ADC Status, Control, and Configuration Registers | ||
I2C: | Inter-Integrated Circuit Module and Registers | ||
XINT: | External Interrupt Registers | ||
PF3: | McBSP: | Multichannel Buffered Serial Port Registers | |
ePWM: | Enhanced Pulse Width Modulator Module and Registers | ||
eCAP: | Enhanced Capture Module and Registers | ||
eQEP: | Enhanced Quadrature Encoder Pulse Module and Registers | ||
Comparators: | Comparator Modules | ||
USB: | Universal Serial Bus Module and Registers |