JAJSHM4U April 2001 – July 2019 TMS320F2810 , TMS320F2811 , TMS320F2812
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
This section gives a top-level view of the external interface (XINTF) that is implemented on the F2812 device.
The external interface is a non-multiplexed asynchronous bus, similar to the C240x external interface. The external interface on the F2812 is mapped into five fixed zones shown in Figure 6-16.
Figure 6-16 shows the F2812 XINTF signals.
The operation and timing of the external interface, can be controlled by the registers listed in Table 6-22.
NAME | ADDRESS | SIZE
(x16) |
DESCRIPTION |
---|---|---|---|
XTIMING0 | 0x00 0B20 | 2 | XINTF Timing Register, Zone 0 can access as two 16-bit registers or one 32-bit register. |
XTIMING1 | 0x00 0B22 | 2 | XINTF Timing Register, Zone 1 can access as two 16-bit registers or one 32-bit register. |
XTIMING2 | 0x00 0B24 | 2 | XINTF Timing Register, Zone 2 can access as two 16-bit registers or one 32-bit register. |
XTIMING6 | 0x00 0B2C | 2 | XINTF Timing Register, Zone 6 can access as two 16-bit registers or one 32-bit register. |
XTIMING7 | 0x00 0B2E | 2 | XINTF Timing Register, Zone 7 can access as two 16-bit registers or one 32-bit register. |
XINTCNF2 | 0x00 0B34 | 2 | XINTF Configuration Register can access as two 16-bit registers or one 32-bit register. |
XBANK | 0x00 0B38 | 1 | XINTF Bank Control Register |
XREVISION | 0x00 0B3A | 1 | XINTF Revision Register |