JAJSHM4U April 2001 – July 2019 TMS320F2810 , TMS320F2811 , TMS320F2812
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The McBSP module has the following features:
The following application interfaces can be supported on the McBSP:
Figure 6-9 shows the block diagram of the McBSP module with FIFO, interfaced to the F281x version of Peripheral Frame 2.
Table 6-9 provides a summary of the McBSP registers.
NAME | ADDRESS
0x00 78xxh |
TYPE
(R/W) |
RESET VALUE
(HEX) |
DESCRIPTION |
---|---|---|---|---|
DATA REGISTERS, RECEIVE, TRANSMIT(1) | ||||
– | – | – | 0x0000 | McBSP Receive Buffer Register |
– | – | – | 0x0000 | McBSP Receive Shift Register |
– | – | – | 0x0000 | McBSP Transmit Shift Register |
DRR2 | 00 | R | 0x0000 | McBSP Data Receive Register 2
|
DRR1 | 01 | R | 0x0000 | McBSP Data Receive Register 1
|
DXR2 | 02 | W | 0x0000 | McBSP Data Transmit Register 2
|
DXR1 | 03 | W | 0x0000 | McBSP Data Transmit Register 1
|
McBSP CONTROL REGISTERS | ||||
SPCR2 | 04 | R/W | 0x0000 | McBSP Serial Port Control Register 2 |
SPCR1 | 05 | R/W | 0x0000 | McBSP Serial Port Control Register 1 |
RCR2 | 06 | R/W | 0x0000 | McBSP Receive Control Register 2 |
RCR1 | 07 | R/W | 0x0000 | McBSP Receive Control Register 1 |
XCR2 | 08 | R/W | 0x0000 | McBSP Transmit Control Register 2 |
XCR1 | 09 | R/W | 0x0000 | McBSP Transmit Control Register 1 |
SRGR2 | 0A | R/W | 0x0000 | McBSP Sample Rate Generator Register 2 |
SRGR1 | 0B | R/W | 0x0000 | McBSP Sample Rate Generator Register 1 |
MULTICHANNEL CONTROL REGISTERS | ||||
MCR2 | 0C | R/W | 0x0000 | McBSP Multichannel Register 2 |
MCR1 | 0D | R/W | 0x0000 | McBSP Multichannel Register 1 |
RCERA | 0E | R/W | 0x0000 | McBSP Receive Channel Enable Register Partition A |
RCERB | 0F | R/W | 0x0000 | McBSP Receive Channel Enable Register Partition B |
XCERA | 10 | R/W | 0x0000 | McBSP Transmit Channel Enable Register Partition A |
XCERB | 11 | R/W | 0x0000 | McBSP Transmit Channel Enable Register Partition B |
PCR | 12 | R/W | 0x0000 | McBSP Pin Control Register |
RCERC | 13 | R/W | 0x0000 | McBSP Receive Channel Enable Register Partition C |
RCERD | 14 | R/W | 0x0000 | McBSP Receive Channel Enable Register Partition D |
XCERC | 15 | R/W | 0x0000 | McBSP Transmit Channel Enable Register Partition C |
XCERD | 16 | R/W | 0x0000 | McBSP Transmit Channel Enable Register Partition D |
RCERE | 17 | R/W | 0x0000 | McBSP Receive Channel Enable Register Partition E |
RCERF | 18 | R/W | 0x0000 | McBSP Receive Channel Enable Register Partition F |
XCERE | 19 | R/W | 0x0000 | McBSP Transmit Channel Enable Register Partition E |
XCERF | 1A | R/W | 0x0000 | McBSP Transmit Channel Enable Register Partition F |
RCERG | 1B | R/W | 0x0000 | McBSP Receive Channel Enable Register Partition G |
RCERH | 1C | R/W | 0x0000 | McBSP Receive Channel Enable Register Partition H |
XCERG | 1D | R/W | 0x0000 | McBSP Transmit Channel Enable Register Partition G |
XCERH | 1E | R/W | 0x0000 | McBSP Transmit Channel Enable Register Partition H |
FIFO MODE REGISTERS (applicable only in FIFO mode) | ||||
FIFO Data Registers(2) | ||||
DRR2 | 00 | R | 0x0000 | McBSP Data Receive Register 2 – Top of receive FIFO
|
DRR1 | 01 | R | 0x0000 | McBSP Data Receive Register 1 – Top of receive FIFO
|
DXR2 | 02 | W | 0x0000 | McBSP Data Transmit Register 2 – Top of transmit FIFO
|
DXR1 | 03 | W | 0x0000 | McBSP Data Transmit Register 1 – Top of transmit FIFO
|
FIFO Control Registers | ||||
MFFTX | 20 | R/W | 0xA000 | McBSP Transmit FIFO Register |
MFFRX | 21 | R/W | 0x201F | McBSP Receive FIFO Register |
MFFCT | 22 | R/W | 0x0000 | McBSP FIFO Control Register |
MFFINT | 23 | R/W | 0x0000 | McBSP FIFO Interrupt Register |
MFFST | 24 | R/W | 0x0000 | McBSP FIFO Status Register |