JAJSHM4U April 2001 – July 2019 TMS320F2810 , TMS320F2811 , TMS320F2812
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NO. | PARAMETER | BRR EVEN | BRR ODD | UNIT | |||
---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | ||||
1 | tc(SPC)M | Cycle time, SPICLK | 4tc(LSPCLK) | 128tc(LSPCLK) | 5tc(LSPCLK) | 127tc(LSPCLK) | ns |
2 | tw(SPC1)M | Pulse duration, SPICLK first pulse | 0.5tc(SPC)M – 10 | 0.5tc(SPC)M + 10 | 0.5tc(SPC)M –
0.5tc(LSPCLK) – 10 |
0.5tc(SPC)M –
0.5tc(LSPCLK) + 10 |
ns |
3 | tw(SPC2)M | Pulse duration, SPICLK second pulse | 0.5tc(SPC)M – 10 | 0.5tc(SPC)M + 10 | 0.5tc(SPC)M +
0.5tc(LSPCLK) – 10 |
0.5tc(SPC)M +
0.5tc(LSPCLK) + 10 |
ns |
6 | td(SIMO)M | Delay time, SPISIMO valid to SPICLK | 0.5tc(SPC)M – 10 | 0.5tc(SPC)M +
0.5tc(LSPCLK) – 10 |
ns | ||
7 | tv(SIMO)M | Valid time, SPISIMO valid after SPICLK | 0.5tc(SPC)M – 10 | 0.5tc(SPC)M –
0.5tc(LSPCLK) – 10 |
ns | ||
10 | tsu(SOMI)M | Setup time, SPISOMI before SPICLK | 35 | 35 | ns | ||
11 | th(SOMI)M | Hold time, SPISOMI valid after SPICLK | 0 | 0 | ns | ||
23 | td(SPC)M | Delay time, SPISTE active to SPICLK | 2tc(SPC)M –
3tc(SYSCLK) – 10 |
2tc(SPC)M –
3tc(SYSCLK) – 10 |
ns | ||
24 | td(STE)M | Delay time, SPICLK to SPISTE inactive | 0.5tc(SPC) – 10 | 0.5tc(SPC) –
0.5tc(LSPCLK) – 10 |
ns |