JAJSHM4U April 2001 – July 2019 TMS320F2810 , TMS320F2811 , TMS320F2812
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
SAMPLE n | SAMPLE n + 1 | AT 25-MHz
ADC CLOCK, tc(ADCCLK) = 40 ns |
REMARKS | ||
---|---|---|---|---|---|
td(SH) | Delay time from event trigger to sampling | 2.5tc(ADCCLK) | |||
tSH | Sample/Hold width/ Acquisition Width | (1 + Acqps) * tc(ADCCLK) | 40 ns with Acqps = 0 | Acqps value = 0–15 ADCTRL1[8:11] | |
td(schA0_n) | Delay time for first result to appear in Result register | 4tc(ADCCLK) | 160 ns | ||
td(schB0_n) | Delay time for first result to appear in Result register | 5tc(ADCCLK) | 200 ns | ||
td(schA0_n+1) | Delay time for successive results to appear in Result register | (3 + Acqps) * tc(ADCCLK) | 120 ns | ||
td(schB0_n+1) | Delay time for successive results to appear in Result register | (3 + Acqps) * tc(ADCCLK) | 120 ns |