JAJSHM4U April 2001 – July 2019 TMS320F2810 , TMS320F2811 , TMS320F2812
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The F281x segregates peripherals into three sections. The mapping of peripherals is as follows:
PF0: | XINTF: | External Interface Configuration Registers (F2812 only) |
PIE: | PIE Interrupt Enable and Control Registers Plus PIE Vector Table | |
Flash: | Flash Control, Programming, Erase, Verify Registers | |
Timers: | CPU-Timers 0, 1, 2 Registers | |
CSM: | Code Security Module KEY Registers | |
PF1: | eCAN: | eCAN Mailbox and Control Registers |
PF2: | SYS: | System Control Registers |
GPIO: | GPIO Mux Configuration and Control Registers | |
EV: | Event Manager (EVA/EVB) Control Registers | |
McBSP: | McBSP Control and TX/RX Registers | |
SCI: | Serial Communications Interface (SCI) Control and RX/TX Registers | |
SPI: | Serial Peripheral Interface (SPI) Control and RX/TX Registers | |
ADC: | 12-Bit ADC Registers |