JAJSHM4U April 2001 – July 2019 TMS320F2810 , TMS320F2811 , TMS320F2812
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
MODE | TEST CONDITIONS | IDD | IDDIO(1) | IDD3VFL | IDDA(2) | ||||
---|---|---|---|---|---|---|---|---|---|
TYP | MAX(3) | TYP | MAX(3) | TYP | MAX(3) | TYP | MAX(3) | ||
Operational | All peripheral clocks are enabled. All PWM pins are toggled at 100 kHz.
Data is continuously transmitted out of the SCIA, SCIB, and CAN ports. The hardware multiplier is exercised. Code is running out of flash with 5 wait-states. |
195 mA(4) | 230 mA | 15 mA | 30 mA | 40 mA | 45 mA | 40 mA | 50 mA |
IDLE |
|
125 mA | 150 mA | 5 mA | 10 mA | 2 µA | 4 µA | 1 µA | 20 µA |
STANDBY |
|
5 mA | 10 mA | 5 µA | 20 µA | 2 µA | 4 µA | 1 µA | 20 µA |
HALT |
|
70 µA | 5 µA | 20 µA | 2 µA | 4 µA | 1 µA | 20 µA |
NOTE
HALT and STANDBY modes cannot be used when the PLL is disabled.