JAJSEG7 December 2017 TMS320F28377D-EP
PRODUCTION DATA.
MIN | TYP | MAX | UNIT | |
---|---|---|---|---|
ADCCLK (derived from PERx.SYSCLK) | 5 | 50 | MHz | |
Sample window duration (set by ACQPS and PERx.SYSCLK)(1) | 75 | ns | ||
VREFHI | 2.4 | 2.5 or 3.0 | VDDA | V |
VREFLO | VSSA | 0 | VSSA | V |
VREFHI – VREFLO | 2.4 | VDDA | V | |
ADC input conversion range | VREFLO | VREFHI | V |
NOTE
The ADC inputs should be kept below VDDA + 0.3 V during operation. If an ADC input exceeds this level, the VREF internal to the device may be disturbed, which can impact results for other ADC or DAC inputs using the same VREF.