SPRSP69B July 2023 – November 2023 TMS320F28P650DK , TMS320F28P659DK-Q1
PRODMIX
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
Standard mode | |||||
T0 | fmod | I2C module frequency | 7 | 12 | MHz |
T1 | th(SDA-SCL)START | Hold time, START condition, SCL fall delay after SDA fall | 4.0 | µs | |
T2 | tsu(SCL-SDA)START | Setup time, Repeated START, SCL rise before SDA fall delay | 4.0 | µs | |
T3 | th(SCL-DAT) | Hold time, data after SCL fall | 0 | µs | |
T4 | tsu(DAT-SCL) | Setup time, data before SCL rise | 250 (2) | ns | |
T5 | tr(SDA) | Rise time, SDA | 1000 (1) | ns | |
T6 | tr(SCL) | Rise time, SCL | 1000 (1) | ns | |
T7 | tf(SDA) | Fall time, SDA | 300 | ns | |
T8 | tf(SCL) | Fall time, SCL | 300 | ns | |
T9 | tsu(SCL-SDA)STOP | Setup time, STOP condition, SCL rise before SDA rise delay | 4.0 | µs | |
T10 | tw(SP) | One I2C module clock | 0 | 50 | ns |
T11 | Cb | capacitance load on each bus line | 400 | pF | |
Fast mode | |||||
T0 | fmod | I2C module frequency | 7 | 12 | MHz |
T1 | th(SDA-SCL)START | Hold time, START condition, SCL fall delay after SDA fall | 0.6 | µs | |
T2 | tsu(SCL-SDA)START | Setup time, Repeated START, SCL rise before SDA fall delay | 0.6 | µs | |
T3 | th(SCL-DAT) | Hold time, data after SCL fall | 0 | µs | |
T4 | tsu(DAT-SCL) | Setup time, data before SCL rise | 100 | ns | |
T5 | tr(SDA) | Rise time, SDA | 20 | 300 | ns |
T6 | tr(SCL) | Rise time, SCL | 20 | 300 | ns |
T7 | tf(SDA) | Fall time, SDA | 11.4 | 300 | ns |
T8 | tf(SCL) | Fall time, SCL | 11.4 | 300 | ns |
T9 | tsu(SCL-SDA)STOP | Setup time, STOP condition, SCL rise before SDA rise delay | 0.6 | µs | |
T10 | tw(SP) | One I2C module clock | 0 | 50 | ns |
T11 | Cb | capacitance load on each bus line | 400 | pF |