SPNS141G August 2010 – October 2018 TMS570LS10106 , TMS570LS10116 , TMS570LS10206 , TMS570LS20206 , TMS570LS20216
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NO. | MIN | MAX | Unit | ||
---|---|---|---|---|---|
1 | tc(SPC)S | Cycle time, SPICLK(4) | 90 | ns | |
2(5) | tw(SPCH)S | Pulse duration, SPICLK high (clock polarity = 0) | 30 | ns | |
tw(SPCL)S | Pulse duration, SPICLK low (clock polarity = 1) | 30 | |||
3(5) | tw(SPCL)S | Pulse duration, SPICLK low (clock polarity = 0) | 30 | ns | |
tw(SPCH)S | Pulse duration, SPICLK high (clock polarity = 1) | 30 | |||
4(5) | td(SOMI-SPCL)S | Delay time, SPISOMI data valid after SPICLK low (clock polarity = 0) | trf(SOMI)+15 | ns | |
td(SOMI-SPCH)S | Delay time, SPISOMI data valid after SPICLK high (clock polarity = 1) | trf(SOMI)+15 | |||
5(5) | tV(SPCL-SOMI)S | Valid time, SPISOMI data valid after SPICLK high (clock polarity =0) | 0 | ns | |
tV(SPCH-SOMI)S | Valid time, SPISOMI data valid after SPICLK low (clock polarity =1) | 0 | |||
6(5) | tsu(SIMO-SPCH)S | Setup time, SPISIMO before SPICLK high (clock polarity = 0) | 4 | ns | |
tsu(SIMO-SPCL)S | Setup time, SPISIMO before SPICLK low (clock polarity = 1) | 4 | |||
7(5) | th(SPCH-SIMO)S | Hold time, SPISIMO data valid after SPICLK high (clock polarity = 0) | 6 | ns | |
th(SPCL-SIMO)S | Hold time, SPISIMO data valid after SPICLK low (clock polarity = 1) | 6 | |||
8 | td(SPCH-SENAH)S | Delay time, SPIENAn high after last SPICLK high (clock polarity = 0) | 1.5tc(VCLK) | 2.5tc(VCLK)+tr(ENAn)+ 26 | ns |
td(SPCL-SENAH)S | Delay time, SPIENAn high after last SPICLK low (clock polarity = 1) | 1.5tc(VCLK) | 2.5tc(VCLK)+tr(ENAn)+ 26 | ||
9 | td(SCSL-SENAL)S | Delay time, SPIENAn low after SPICSn low (if new data has been written to the SPI buffer) | tf(ENAn) | tc(VCLK) + tf(ENAn)+ 18 | ns |
10 | td(SCSL-SOMI)S | Delay time, SOMI valid after SPICSn low (if new data has been written to the SPI buffer) | tc(VCLK) | 2tc(VCLK) + trf(SOMI)+ 20 | ns |