JAJSUX4 June 2024 TMUX1308A , TMUX1309A
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The TMUX1308A and TMUX1309A device have Fail-Safe Logic on the control input pins (EN, A0, A1, and A2) allowing for operation up to 5.5V, regardless of the state of the supply pin. This feature allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the select pins of the TMUX1308A and TMUX1309A to be ramped to 5.5V while VDD = 0V. Additionally, the feature enables operation of the multiplexers with VDD = 1.8V while allowing the select pins to interface with a logic level of another device up to 5.5V, eliminating the potential need for an external voltage translator.