JAJSNZ7A October 2022 – November 2022 TMUX7436F
PRODMIX
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
ANALOG SWITCH | |||||||
VT | Threshold voltage for fault detector | 25°C | 0.7 | V | |||
LOGIC INPUT/ OUTPUT | |||||||
VIH | High-level input voltage | EN, SELx, DR pins | –40°C to +125°C | 1.3 | 44 | V | |
VIL | Low-level input voltage | EN, SELx, DR pins | –40°C to +125°C | 0 | 0.8 | V | |
VOL(FLAG) | Low-level output voltage | FF and SF pins, IO = 5 mA | –40°C to +125°C | 0.35 | V | ||
POWER SUPPLY | |||||||
VUVLO | Undervoltage lockout (UVLO) threshold voltage (VDD – VSS) | Rising edge, single supply | –40°C to +125°C | 5.1 | 5.8 | 6.6 | V |
Falling edge, single supply | –40°C to +125°C | 5 | 5.7 | 6.4 | V | ||
VHYS | VDD Undervoltage lockout (UVLO) hysteresis | Single supply | –40°C to +125°C | 0.2 | V | ||
RD(OVP) | Drain resistance to supply rail during overvoltage event on selected source pin | Drain resistance to supply rail during overvoltage event on selected source pin | 25°C | 40 | kΩ |