JAJSUQ7B June   2024  – September 2024 TMUXS7614D

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Thermal Information
    4. 5.4  Recommended Operating Conditions
    5. 5.5  Source or Drain Current through Switch
    6. 5.6  Electrical Characteristics (Global)
    7. 5.7  Electrical Characteristics (±15 V Dual Supply)
    8. 5.8  Switching Characteristics (±15 V Dual Supply)
    9. 5.9  Electrical Characteristics (±20 V Dual Supply)
    10. 5.10 Switching Characteristics (±20 V Dual Supply)
    11. 5.11 Electrical Characteristics (+37.5 V/–12.5 V Dual Supply)
    12. 5.12 Switching Characteristics (+37.5 V/–12.5 V Dual Supply)
    13. 5.13 Electrical Characteristics (12 V Single Supply)
    14. 5.14 Switching Characteristics (12 V Single Supply)
    15. 5.15 SPI Timing Characteristics (2.7 V to 5.5 V)
    16. 5.16 SPI Timing Characteristics (1.8 V to 2.7 V)
    17. 5.17 Timing Diagrams
    18. 5.18 Typical Characteristics
  7. Parameter Measurement Information
    1. 6.1  On-Resistance
    2. 6.2  Off-Leakage Current
    3. 6.3  On-Leakage Current
    4. 6.4  tON and tOFF Time
    5. 6.5  Break-Before-Make
    6. 6.6  Charge Injection
    7. 6.7  Off Isolation
    8. 6.8  Channel-to-Channel Crosstalk
    9. 6.9  Bandwidth
    10. 6.10 THD + Noise
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Bidirectional Operation
      2. 7.3.2 Rail-to-Rail Operation
      3. 7.3.3 1.8V Logic Compatible Inputs
      4. 7.3.4 Flat On-Resistance
      5. 7.3.5 Power-Up Sequence Free
    4. 7.4 SPI Operation
      1. 7.4.1 Address Mode
      2. 7.4.2 Burst Mode
      3. 7.4.3 Daisy Chain Mode
      4. 7.4.4 Error Detection
        1. 7.4.4.1 Address R/W Error Flag
        2. 7.4.4.2 SCLK Count Error Flag
        3. 7.4.4.3 CRC (Cyclic Redundancy Check) Enable and Error Flag
        4. 7.4.4.4 Clearing Error Flags
      5. 7.4.5 Software Reset
    5. 7.5 Device Functional Modes
    6. 7.6 Register Map
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
      3. 8.2.3 Application Curve
    3. 8.3 Thermal Considerations
    4. 8.4 Power Supply Recommendations
    5. 8.5 Layout
      1. 8.5.1 Layout Guidelines
      2. 8.5.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 ドキュメントの更新通知を受け取る方法
    3. 9.3 サポート・リソース
    4. 9.4 Trademarks
    5. 9.5 静電気放電に関する注意事項
    6. 9.6 用語集
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information
    1. 11.1 Tape and Reel Information
    2. 11.2 Mechanical Data

パッケージ・オプション

デバイスごとのパッケージ図は、PDF版データシートをご参照ください。

メカニカル・データ(パッケージ|ピン)
  • ZEM|30
サーマルパッド・メカニカル・データ
発注情報

Switching Characteristics (12 V Single Supply)

VDD = +12 V ± 10%, VSS = 0 V, GND = 0 V (unless otherwise noted) 
Typical at VDD = +12 V, VSS = 0 V, TA = 25℃  (unless otherwise noted)
PARAMETER TEST CONDITIONS TA MIN TYP MAX UNIT
tON Turn-on time from control input VS = 8 V
RL = 300 Ω, CL = 35 pF
25°C 2 2.5 µs
–40°C to +85°C 3 µs
–40°C to +125°C 3.5 µs
tOFF Turn-off time from control input VS = 8 V
RL = 300 Ω, CL = 35 pF
25°C 1.7 2.2 µs
–40°C to +85°C 2.5 µs
–40°C to +125°C 3 µs
tBBM Break-before-make time delay VS = 8 V,
RL = 300 Ω, CL = 35 pF 
25°C 320 ns
–40°C to +85°C 160 ns
–40°C to +125°C 160 ns
QINJ Charge injection VS = 6 V, CL = 100 pF 25°C 4 pC
OISO Off-isolation RL = 50 Ω , CL = 5 pF
VS = 200 mVRMS, VBIAS = 6 V, f = 100 kHz
25°C –95 dB
OISO Off-isolation RL = 50 Ω , CL = 5 pF
VS = 200 mVRMS, VBIAS = 6 V, f = 1 MHz
25°C –66 dB
XTALK Crosstalk RL = 50 Ω , CL = 5 pF
VS = 200 mVRMS, VBIAS = 6 V, f = 100 kHz
25°C –105 dB
XTALK Crosstalk RL = 50 Ω , CL = 5 pF
VS = 200 mVRMS, VBIAS = 6 V, f = 1MHz
25°C –105 dB
BW –3dB Bandwidth RL = 50 Ω , CL = 5 pF
VS = 200 mVRMS, VBIAS = 6 V
25°C 160 MHz
IL Insertion loss RL = 50 Ω , CL = 5 pF
VS = 200 mVRMS, VBIAS = 6 V, f = 1 MHz
25°C –0.082 dB
ACPSRR AC Power Supply Rejection Ratio VPP = 0.62 V on VDD and VSS
RL = 50 Ω , CL = 5 pF,
f = 1 MHz
25°C –65 dB
THD+N Total Harmonic Distortion + Noise VPP = 6 V, VBIAS = 6 V
RL  =  110 Ω , CL = 5 pF,
f = 20 Hz to 20 kHz
25°C 0.0095 %
CS(OFF) Source off capacitance to ground VS = 6 V, f = 1 MHz 25°C 39 pF
CD(OFF) Drain off capacitance to ground VS = 6 V, f = 1 MHz 25°C 39 pF
CS(ON),
CD(ON)
On capacitance to ground VS = 6 V, f = 1 MHz 25°C 34 pF