JAJSGU0A January 2019 – March 2019 TPA3255-Q1
PRODUCTION DATA.
The TPA3255-Q1 is available in a thermally enhanced TSSOP package.
The package type contains a PowerPAD™ that is located on the top side of the device for convenient thermal coupling to the heat sink.
NAME | NO. | I/O | DESCRIPTION |
---|---|---|---|
AVDD | 14 | P | Internal voltage regulator, analog section |
BST_A | 44 | P | HS bootstrap supply (BST), external 0.033 μF capacitor to OUT_A required. |
BST_B | 43 | P | HS bootstrap supply (BST), external 0.033 μF capacitor to OUT_B required. |
BST_C | 24 | P | HS bootstrap supply (BST), external 0.033 μF capacitor to OUT_C required. |
BST_D | 23 | P | HS bootstrap supply (BST), external 0.033 μF capacitor to OUT_D required. |
CLIP_OTW | 21 | O | Clipping warning and Over-temperature warning; open drain; active low. Do not connect if not used. |
C_START | 15 | O | Startup ramp, requires a charging capacitor to GND |
DVDD | 11 | P | Internal voltage regulator, digital section |
FAULT | 19 | O | Shutdown signal, open drain; active low. Do not connect if not used. |
FREQ_ADJ | 8 | O | Oscillator freqency programming pin |
GND | 12, 13, 25, 26, 33, 34, 41, 42 | P | Ground |
GVDD_AB | 1 | P | Gate-drive voltage supply; AB-side, requires 0.1 µF capacitor to GND |
GVDD_CD | 22 | P | Gate-drive voltage supply; CD-side, requires 0.1 µF capacitor to GND |
INPUT_A | 5 | I | Input signal for half bridge A |
INPUT_B | 6 | I | Input signal for half bridge B |
INPUT_C | 16 | I | Input signal for half bridge C |
INPUT_D | 17 | I | Input signal for half bridge D |
M1 | 3 | I | Mode selection 1 (LSB) |
M2 | 4 | I | Mode selection 2 (MSB) |
OC_ADJ | 7 | I/O | Over-Current threshold programming pin |
OSC_IOM | 9 | I/O | Oscillator synchronization interface. Do not connect if not used. |
OSC_IOP | 10 | I/O | Oscillator synchronization interface. Do not connect if not used. |
OUT_A | 39, 40 | O | Output, half bridge A |
OUT_B | 35 | O | Output, half bridge B |
OUT_C | 32 | O | Output, half bridge C |
OUT_D | 27, 28 | O | Output, half bridge D |
PVDD_AB | 36, 37, 38 | P | PVDD supply for half-bridge A and B |
PVDD_CD | 29, 30, 31 | P | PVDD supply for half-bridge C and D |
RESET | 18 | I | Device reset Input; active low |
VDD | 2 | P | Power supply for internal voltage regulator requires a 10-µF capacitor with a 0.1-µF capacitor to GND for decoupling. |
VBG | 20 | P | Internal voltage reference requires a 1-µF capacitor to GND for decoupling. |
PowerPad™ | P | Ground, connect to grounded heat sink |
MODE PINS(2) | INPUT MODE(1) | OUTPUT CONFIGURATION | DESCRIPTION | |||||
---|---|---|---|---|---|---|---|---|
M2 | M1 | |||||||
0 | 0 | 2N + 1 | 2 × BTL | Stereo BTL output configuration | ||||
0 | 1 | 2N/1N + 1 | 1 x BTL + 2 x SE | 2.1 BTL + SE mode. Channel AB: BTL, channel C + D: SE | ||||
1 | 0 | 2N + 1 | INPUT_C | INPUT_D | ||||
1 x PBTL | Parallelled BTL configuration. Connect INPUT_C and INPUT_D to GND.(2) | 0 | 0 | |||||
1 x BTL | Mono BTL configuration. BTL channel AB active, channel CD not switching. Connect INPUT_C to DVDD and INPUT_D to GND.(2) | 1 | 0 | |||||
1 | 1 | 1N +1 | 4 x SE | Single ended output configuration |