JAJSJJ7C
December 2019 – February 2021
TPD4S311
,
TPD4S311A
PRODUCTION DATA
1
特長
2
アプリケーション
3
概要
4
Revision History
5
Device Comparison Table
6
Pin Configuration and Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings—JEDEC Specification
7.3
ESD Ratings—IEC Specification
7.4
Recommended Operating Conditions
7.5
Thermal Information
7.6
Electrical Characteristics
7.7
Timing Requirements
7.8
Typical Characteristics
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
4-Channels of Short-to-VBUS Overvoltage Protection (CC1, CC2, SBU1, SBU2 Pins ): 24-VDC Tolerant
8.3.2
4-Channels of IEC 61000-4-2 ESD Protection (CC1, CC2, SBU1, SBU2 Pins)
8.3.3
CC1, CC2 Overvoltage Protection FETs 400-mA or 600-mA Capable for Passing VCONN Power
8.3.4
CC Dead Battery Resistors Integrated for Handling the Dead Battery Use Case in Mobile Devices
8.3.5
1.69-mm × 1.69-mm DSBGA Package
8.4
Device Functional Modes
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.2.1
VBIAS Capacitor Selection
9.2.2.2
Dead Battery Operation
9.2.2.3
CC Line Capacitance
9.2.2.4
Additional ESD Protection on CC and SBU Lines
9.2.2.5
FLT Pin Operation
9.2.2.6
How to Connect Unused Pins
9.2.3
Application Curves
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
Device and Documentation Support
12.1
Documentation Support
12.1.1
Related Documentation
12.2
ドキュメントの更新通知を受け取る方法
12.3
サポート・リソース
12.4
Trademarks
12.5
静電気放電に関する注意事項
12.6
用語集
13
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
YBF|16
MXBG442
サーマルパッド・メカニカル・データ
発注情報
jajsjj7c_oa
jajsjj7c_pm
11.2
Layout Example
Figure 11-1
TPD4S311
Top Layer Routing
Figure 11-2
TPD4S311
Bottom Layer Routing